

# **TLE7250V**

High Speed CAN-Transceiver

TLE7250VLE TLE7250VSJ

# **Data Sheet**

Rev. 1.0, 2015-08-12

# **Automotive Power**



## **Table of Contents**

|                                                                                                | Table of Contents                                                                                                                                                                                                                             | . 2                                                 |
|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| 1                                                                                              | Overview                                                                                                                                                                                                                                      | . 3                                                 |
| 2                                                                                              | Block Diagram                                                                                                                                                                                                                                 | . 5                                                 |
| <b>3</b><br>3.1<br>3.2                                                                         | Pin Configuration       Pin Assignment       Pin Definitions                                                                                                                                                                                  | . 6                                                 |
| 4<br>4.1<br>4.2<br>4.2.1<br>4.2.2<br>4.3<br>4.3.1<br>4.3.2<br>4.3.3<br>4.3.4<br>4.3.5<br>4.3.6 |                                                                                                                                                                                                                                               | . 8<br>10<br>10<br>11<br>12<br>12<br>12<br>13<br>14 |
| 5<br>5.1<br>5.2<br>5.3<br>5.4<br>5.5                                                           | Fail Safe Functions Short Circuit Protection Unconnected Logic Pins TxD Time-out Function Overtemperature Protection Delay Time for Mode Change                                                                                               | 15<br>15<br>15<br>16                                |
| <b>6</b><br>6.1<br>6.2<br>6.3                                                                  | General Product Characteristics  Absolute Maximum Ratings  Functional Range  Thermal Resistance                                                                                                                                               | 17<br>18                                            |
| <b>7</b><br>7.1<br>7.2                                                                         | Electrical Characteristics                                                                                                                                                                                                                    | 19                                                  |
| 8<br>3.1<br>3.2<br>3.3<br>3.3.1<br>3.3.2<br>3.4                                                | Application Information  ESD Robustness according to IEC61000-4-2  Application Example  Examples for Mode Changes  Mode Change while the TxD Signal is "low"  Mode Change while the Bus Signal is "dominant"  Further Application Information | 26<br>27<br>28<br>29<br>30                          |
| 9                                                                                              | Package Outline                                                                                                                                                                                                                               | 32                                                  |
| 10                                                                                             | Revision History                                                                                                                                                                                                                              | 33                                                  |



#### **High Speed CAN-Transceiver**

TLE7250VLE TLE7250VSJ







### Overview

#### **Features**

- Fully compatible to ISO 11898-2
- Wide common mode range for electromagnetic immunity (EMI)
- Very low electromagnetic emission (EME)
- **Excellent ESD robustness**
- Guaranteed loop delay symmetry to support CAN FD data frames up to 2 MBit/s
- $V_{10}$  input for voltage adaption to the microcontroller supply
- Extended supply range on  $V_{\rm CC}$  and  $V_{\rm IO}$  supply
- CAN short circuit proof to ground, battery and  $V_{\rm CC}$
- TxD time-out function
- Low CAN bus leakage current in power-down state
- Overtemperature protection
- Protected against automotive transients
- Power-save mode
- Transmitter supply  $V_{\mathrm{CC}}$  can be turned off in power-save mode
- Green Product (RoHS compliant)
- Two package variants: PG-TSON-8 and PG-DSO-8
- **AEC Qualified**



**PG-TSON-8** 



PG-DSO-8

#### **Description**

The TLE7250V is a transceiver designed for HS CAN networks in automotive and industrial applications. As an interface between the physical bus layer and the CAN protocol controller, the TLE7250V drives the signals to the bus and protects the microcontroller against interferences generated within the network. Based on the high symmetry of the CANH and CANL signals, the TLE7250V provides a very low level of electromagnetic emission (EME) within a wide frequency range.

The TLE7250V is available in a small, leadless PG-TSON-8 package and in a PG-DSO-8 package. Both packages are RoHS compliant and halogen free. Additionally the PG-TSON-8 package supports the solder joint requirements for automated optical inspection (AOI). The TLE7250VLE and the TLE7250VSJ are fulfilling or exceeding the requirements of the ISO11898-2.

The TLE7250V provides a digital supply input  $V_{\rm IO}$  and a power-save mode. It is designed to fulfill the enhanced physical layer requirements for CAN FD and supports data rates up to 2 MBit/s.

On the basis of a very low leakage current on the HS CAN bus interface the TLE7250V provides an excellent passive behavior in power-down state. These and other features make the TLE7250V exceptionally suitable for

| Туре       | Package   | Marking |
|------------|-----------|---------|
| TLE7250VLE | PG-TSON-8 | 7250V   |
| TLE7250VSJ | PG-DSO-8  | 7250V   |

**Data Sheet** 3 Rev. 1.0, 2015-08-12



Overview

mixed supply HS CAN networks.

Based on the Infineon Smart Power Technology SPT, the TLE7250V provides excellent ESD immunity together with a very high electromagnetic immunity (EMI). The TLE7250V and the Infineon SPT technology are AEC qualified and tailored to withstand the harsh conditions of the automotive environment.

Two different operating modes, additional fail-safe features like a TxD time-out and the optimized output slew rates on the CANH and CANL signals, make the TLE7250V the ideal choice for large HS CAN networks with high data transmission rates.

Data Sheet 4 Rev. 1.0, 2015-08-12

**Block Diagram** 

## 2 Block Diagram



Figure 1 Functional block diagram

**Pin Configuration** 

## 3 Pin Configuration

## 3.1 Pin Assignment



Figure 2 Pin configuration

## 3.2 Pin Definitions

Table 1 Pin definitions and functions

| Pin No. | Symbol       | Function                                                                         |
|---------|--------------|----------------------------------------------------------------------------------|
| 1       | TxD          | Transmit Data Input;                                                             |
|         |              | internal pull-up to $V_{\mathrm{IO}}$ , "low" for "dominant" state.              |
| 2       | GND          | Ground                                                                           |
| 3       | $V_{\sf CC}$ | Transmitter Supply Voltage;                                                      |
|         |              | 100 nF decoupling capacitor to GND required,                                     |
|         |              | $V_{\mathrm{CC}}$ can be turned off in power-save mode.                          |
| 4       | RxD          | Receive Data Output;                                                             |
|         |              | "low" in "dominant" state.                                                       |
| 5       | $V_{IO}$     | Digital Supply Voltage;                                                          |
|         |              | supply voltage input to adapt the logical input and output voltage levels of the |
|         |              | transceiver to the microcontroller supply,                                       |
|         |              | 100 nF decoupling capacitor to GND required.                                     |
| 6       | CANL         | CAN Bus Low Level I/O;                                                           |
|         |              | "low" in "dominant" state.                                                       |
| 7       | CANH         | CAN Bus High Level I/O;                                                          |
|         |              | "high" in "dominant" state.                                                      |



**Pin Configuration** 

## Table 1 Pin definitions and functions (cont'd)

| Pin No. | Symbol | Function                                                                 |
|---------|--------|--------------------------------------------------------------------------|
| 8       | NEN    | Not Enable Input;                                                        |
|         |        | internal pull-up to $V_{\mathrm{IO}}$ , "low" for normal-operating mode. |
| PAD     | _      | Connect to PCB heat sink area.                                           |
|         |        | Do not connect to other potential than GND.                              |



## 4 Functional Description

HS CAN is a serial bus system that connects microcontrollers, sensors and actuators for real-time control applications. The use of the Controller Area Network (abbreviated CAN) within road vehicles is described by the international standard ISO 11898. According to the 7-layer OSI reference model the physical layer of a HS CAN bus system specifies the data transmission from one CAN node to all other available CAN nodes within the network. The physical layer specification of a CAN bus system includes all electrical and mechanical specifications of a CAN network. The CAN transceiver is part of the physical layer specification. Several different physical layer standards of CAN networks have been developed in recent years. The TLE7250V is a High Speed CAN transceiver without a wake-up function and defined by the international standard ISO 11898-2.

## 4.1 High Speed CAN Physical Layer



Figure 3 High speed CAN bus signals and logic signals



The TLE7250V is a High-Speed CAN transceiver, operating as an interface between the CAN controller and the physical bus medium. A HS CAN network is a two wire, differential network which allows data transmission rates for CAN FD frames up to 2 MBit/s. Characteristic for HS CAN networks are the two signal states on the HS CAN bus: "dominant" and "recessive" (see Figure 3).

 $V_{\rm CC},~V_{\rm IO}$  and GND are the supply pins for the TLE7250V. The pins CANH and CANL are the interface to the HS CAN bus and operate in both directions, as an input and as an output. RxD and TxD pins are the interface to the CAN controller, the TxD pin is an input pin and the RxD pin is an output pin. The NEN pin is the input pin for the mode selection (see **Figure 4**).

By setting the TxD input pin to logical "low" the transmitter of the TLE7250V drives a "dominant" signal to the CANH and CANL pins. Setting TxD input to logical "high" turns off the transmitter and the output voltage on CANH and CANL discharges towards the "recessive" level. The "recessive" output voltage is provided by the bus biasing (see **Figure 1**). The output of the transmitter is considered to be "dominant", when the voltage difference between CANH and CANL is at least higher than 1.5 V ( $V_{\rm Diff}$  =  $V_{\rm CANH}$  -  $V_{\rm CANL}$ ).

Parallel to the transmitter the normal-mode receiver monitors the signal on the CANH and CANL pins and indicates it on the RxD output pin. A "dominant" signal on the CANH and CANL pins sets the RxD output pin to logical "low", vice versa a "recessive" signal sets the RxD output to logical "high". The normal-mode receiver considers a voltage difference ( $V_{\rm Diff}$ ) between CANH and CANL above 0.9 V as "dominant" and below 0.5 V as "recessive".

To be conform with HS CAN features, like the bit to bit arbitration, the signal on the RxD output has to follow the signal on the TxD input within a defined loop delay  $t_{\text{Loop}} \le 255 \text{ ns}$ .

The thresholds of the digital inputs (TxD and NEN) and also the RxD output voltage are adapted to the digital power supply  $V_{\rm IO}$ .

Data Sheet 9 Rev. 1.0, 2015-08-12



## 4.2 Modes of Operation

The TLE7250V supports two different modes of operation, power-save mode and normal-operating mode while the transceiver is supplied according to the specified functional range. The mode of operation is selected by the NEN input pin (see Figure 4).



Figure 4 Mode state diagram

#### 4.2.1 Normal-operating Mode

In normal-operating mode the transmitter and the receiver of the HS CAN transceiver TLE7250V are active (see **Figure 1**). The HS CAN transceiver sends the serial data stream on the TxD input pin to the CAN bus. The data on the CAN bus is displayed at the RxD pin simultaneously. A logical "low" signal on the NEN pin selects the normal-operating mode, while the transceiver is supplied by  $V_{\rm CC}$  and  $V_{\rm IO}$  (see **Table 2** for details).

#### 4.2.2 Power-save Mode

The power-save mode is an idle mode of the TLE7250V with optimized power consumption. In power-save mode the transmitter and the normal-mode receiver are turned off. The TLE7250V can not send any data to the CAN bus nor receive any data from the CAN bus.

The RxD output pin is permanently "high" in the power-save mode.

A logical "high" signal on the NEN pin selects the power-save mode, while the transceiver is supplied by the digital supply  $V_{\rm IO}$  (see **Table 2** for details).

In power-save mode the bus input pins are not biased. Therefore the CANH and CANL input pins are floating and the HS CAN bus interface has a high resistance.

The undervoltage detection on the transmitter supply  $V_{\rm CC}$  is turned off, allowing to switch off the  $V_{\rm CC}$  supply in power-save mode.



## 4.3 Power-up and Undervoltage Condition

By detecting an undervoltage event, either on the transmitter supply  $V_{\rm CC}$  or the digital supply  $V_{\rm IO}$ , the transceiver TLE7250V changes the mode of operation. Turning off the digital power supply  $V_{\rm IO}$ , the transceiver powers down and remains in the power-down state. While switching off the transmitter supply  $V_{\rm CC}$ , the transceiver either changes to the forced power-save mode, or remains in power-save mode (details see **Figure 5**).



Figure 5 Power-up and undervoltage

Table 2 Modes of operation

| Mode              | NEN    | $V_{IO}$ | $V_{\sf cc}$ | Bus Bias        | Transmitter | Normal-mode<br>Receiver | Low-power<br>Receiver |
|-------------------|--------|----------|--------------|-----------------|-------------|-------------------------|-----------------------|
| Normal-operating  | "low"  | "on"     | "on"         | $V_{\rm CC}$ /2 | "on"        | "on"                    | not available         |
| Power-save        | "high" | "on"     | "X"          | floating        | "off"       | "off"                   | not available         |
| Forced power-save | "low"  | "on"     | "off"        | floating        | "off"       | "off"                   | not available         |
| Power-down state  | "X"    | "off"    | "X"          | floating        | "off"       | "off"                   | not available         |

Data Sheet 11 Rev. 1.0, 2015-08-12



#### 4.3.1 Power-down State

Independent of the transmitter supply  $V_{\rm CC}$  and of the NEN input pin, the TLE7250V is in power-down state when the digital supply voltage  $V_{\rm IO}$  is turned off (see **Figure 5**).

In the power-down state the input resistors of the receiver are disconnected from the bus biasing  $V_{\rm CC}/2$ . The CANH and CANL bus interface of the TLE7250V is floating and acts as a high-impedance input with a very small leakage current. The high-ohmic input does not influence the "recessive" level of the CAN network and allows an optimized EME performance of the entire HS CAN network (see also **Table 2**).

#### 4.3.2 Forced Power-save Mode

The forced power-save mode is a fail-safe mode to avoid any disturbance on the HS CAN bus, while the TLE7250V faces a loss of the transmitter supply  $V_{\rm CC}$ .

In forced power-save mode, the transmitter and the normal-mode receiver are turned off and therefore the transceiver TLE7250V can not disturb the bus media.

The RxD output pin is permanently set to logical "high". The bus biasing is floating (details see Table 2).

The forced power-save mode can only be entered when the transmitter supply  $V_{\rm CC}$  is not available, either by powering up the digital supply  $V_{\rm IO}$  only or by turning off the transmitter supply in normal-operating mode. While the transceiver TLE7250V is in forced power-save mode, switching the NEN input to logical "high" triggers a mode change to power-save mode (see **Figure 5**).

### 4.3.3 **Power-up**

The HS CAN transceiver TLE7250V powers up if at least the digital supply  $V_{\rm IO}$  is connected to the device. By default the device powers up in power-save mode, due to the internal pull-up resistor on the NEN pin to  $V_{\rm IO}$ .

In case the device needs to power-up to normal-operating mode, the NEN pin needs to be pulled active to logical "low" and the supplies  $V_{\rm IO}$  and  $V_{\rm CC}$  have to be connected.

By supplying only the digital power supply  $V_{\rm IO}$  the TLE7250V powers up either in forced power-save mode or in power-save mode, depending on the signal of the NEN input pin (see **Figure 5**).

Data Sheet 12 Rev. 1.0, 2015-08-12



## 4.3.4 Undervoltage on the Digital Supply $V_{10}$

If the voltage on  $V_{\rm IO}$  supply input falls below the threshold  $V_{\rm IO}$  <  $V_{\rm IO(UV,F)}$ , the transceiver TLE7250V powers down and changes to the power-down state.

The undervoltage detection on the digital supply  $V_{\rm IO}$  has the highest priority. It is independent of the transmitter supply  $V_{\rm CC}$  and also independent of the currently selected operating mode. An undervoltage event on  $V_{\rm IO}$  always powers down the TLE7250V.



Figure 6 Undervoltage on the digital supply  $V_{\rm IO}$ 



## 4.3.5 Undervoltage on the Transmitter Supply $V_{\rm CC}$

In case the transmitter supply  $V_{\rm CC}$  falls below the threshold  $V_{\rm CC} < V_{\rm CC(UV,F)}$ , the transceiver TLE7250V changes the mode of operation to forced power-save mode. The transmitter and also the normal-mode receiver of the TLE7250V are powered by the  $V_{\rm CC}$  supply. In case of an insufficient  $V_{\rm CC}$  supply, the TLE7250V can neither transmit the CANH and CANL signals correctly to the bus, nor can it receive them properly. Therefore the TLE7250V blocks the transmitter and the receiver in forced power-save mode (see Figure 7).

The undervoltage detection on the transmitter supply  $V_{\rm CC}$  is only active in normal-operating mode (see Figure 5).



Figure 7 Undervoltage on the transmitter supply  $V_{\rm CC}$ 

#### 4.3.6 Voltage Adaption to the Microcontroller Supply

The HS CAN transceiver TLE7250V has two different power supplies,  $V_{\rm CC}$  and  $V_{\rm IO}$ . The power supply  $V_{\rm CC}$  supplies the transmitter and the normal-mode receiver. The power supply  $V_{\rm IO}$  supplies the digital input and output buffers and it is also the main power domain for the internal logic.

To adjust the digital input and output levels of the TLE7250V to the I/O levels of the external microcontroller, connect the power supply  $V_{\rm IO}$  to the microcontroller I/O supply voltage (see **Figure 13**).

Note: In case the digital supply voltage  $V_{\rm IO}$  is not required in the application, connect the digital supply voltage  $V_{\rm IO}$  to the transmitter supply  $V_{\rm CC}$ .

Data Sheet 14 Rev. 1.0, 2015-08-12



**Fail Safe Functions** 

### 5 Fail Safe Functions

#### 5.1 Short Circuit Protection

The CANH and CANL bus outputs are short circuit proof, either against GND or a positive supply voltage. A current limiting circuit protects the transceiver against damages. If the device is heating up due to a continuous short on the CANH or CANL, the internal overtemperature protection switches off the bus transmitter.

#### 5.2 Unconnected Logic Pins

All logic input pins have an internal pull-up resistor to  $V_{\rm IO}$ . In case the  $V_{\rm IO}$  supply is activated and the logical pins are open, the TLE7250V enters into the power-save mode by default. In power-save mode the transmitter of the TLE7250V is disabled and the bus bias is floating.

#### 5.3 TxD Time-out Function

The TxD time-out feature protects the CAN bus against permanent blocking in case the logical signal on the TxD pin is continuously "low". A continuous "low" signal on the TxD pin might have its root cause in a locked-up microcontroller or in a short circuit on the printed circuit board, for example. In normal-operating mode, a logical "low" signal on the TxD pin for the time  $t > t_{TxD}$  enables the TxD time-out feature and the TLE7250V disables the transmitter (see **Figure 8**). The receiver is still active and the data on the bus continues to be monitored by the RxD output pin.



Figure 8 TxD time-out function

**Figure 8** illustrates how the transmitter is deactivated and activated again. A permanent "low" signal on the TxD input pin activates the TxD time-out function and deactivates the transmitter. To release the transmitter after a TxD time-out event the TLE7250V requires a signal change on the TxD input pin from logical "low" to logical "high".

Data Sheet 15 Rev. 1.0, 2015-08-12



**Fail Safe Functions** 

## 5.4 Overtemperature Protection

The TLE7250V has an integrated overtemperature detection to protect the TLE7250V against thermal overstress of the transmitter. The overtemperature protection is active in normal-operating mode and disabled in power-save mode. In case of an overtemperature condition, the temperature sensor will disable the transmitter (see **Figure 1**) while the transceiver remains in normal-operating mode.

After the device has cooled down the transmitter is activated again (see **Figure 9**). A hysteresis is implemented within the temperature sensor.



Figure 9 Overtemperature protection

## 5.5 Delay Time for Mode Change

The HS CAN transceiver TLE7250V changes the mode of operation within the time window  $t_{\rm Mode}$ . During the mode change the RxD output pin is permanently set to logical "high" and does not reflect the status on the CANH and CANL input pins (see as an example **Figure 14** and **Figure 15**).



**General Product Characteristics** 

## 6 General Product Characteristics

## 6.1 Absolute Maximum Ratings

Table 3 Absolute maximum ratings voltages, currents and temperatures<sup>1)</sup>

All voltages with respect to ground; positive current flowing into pin; (unless otherwise specified)

| Parameter                                  | Symbol                |      | Value | s              | Unit | Note /                                | Number   |
|--------------------------------------------|-----------------------|------|-------|----------------|------|---------------------------------------|----------|
|                                            |                       | Min. | Тур.  | Max.           |      | Test Condition                        |          |
| Voltages                                   |                       | 1    |       | <del>- '</del> | II   |                                       | 1        |
| Transmitter supply voltage                 | $V_{\sf CC}$          | -0.3 | _     | 6.0            | V    | _                                     | P_6.1.1  |
| Digital supply voltage                     | $V_{IO}$              | -0.3 | _     | 6.0            | V    | _                                     | P_6.1.2  |
| CANH DC voltage versus GND                 | $V_{CANH}$            | -40  | _     | 40             | V    | _                                     | P_6.1.3  |
| CANL DC voltage versus GND                 | $V_{CANL}$            | -40  | _     | 40             | V    | _                                     | P_6.1.4  |
| Differential voltage between CANH and CANL | $V_{CAN\_Diff}$       | -40  | _     | 40             | V    | _                                     | P_6.1.5  |
| Voltages at the input pins:<br>NEN, TxD    | $V_{MAX\_IN}$         | -0.3 | _     | 6.0            | V    | _                                     | P_6.1.6  |
| Voltages at the output pin:<br>RxD         | $V_{MAX\_OUT}$        | -0.3 | -     | $V_{IO}$       | V    | _                                     | P_6.1.7  |
| Currents                                   |                       |      |       |                |      |                                       | 1        |
| RxD output current                         | $I_{RxD}$             | -20  | _     | 20             | mA   | _                                     | P_6.1.8  |
| Temperatures                               |                       | 1    |       | <u> </u>       | II.  |                                       | 1        |
| Junction temperature                       | $T_{\rm j}$           | -40  | _     | 150            | °C   | _                                     | P_6.1.9  |
| Storage temperature                        | $T_{S}$               | -55  | _     | 150            | °C   | _                                     | P_6.1.10 |
| ESD Resistivity                            |                       | 1    |       |                |      |                                       |          |
| ESD immunity at CANH, CANL versus GND      | V <sub>ESD_HBM_</sub> | -9   | _     | 9              | kV   | HBM (100 pF via 1.5 kΩ) <sup>2)</sup> | P_6.1.11 |
| ESD immunity at all other pins             | $V_{ESD\_HBM\_}$      | -2   | _     | 2              | kV   | HBM (100 pF via 1.5 kΩ) <sup>2)</sup> | P_6.1.12 |
| ESD immunity to GND                        | $V_{ESD\_CDM}$        | -750 | _     | 750            | V    | CDM <sup>3)</sup>                     | P_6.1.13 |

<sup>1)</sup> Not subject to production test, specified by design

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal-operating range. Protection functions are not designed for continuos repetitive operation.

Data Sheet 17 Rev. 1.0, 2015-08-12

<sup>2)</sup> ESD susceptibility, Human Body Model "HBM" according to ANSI/ESDA/JEDEC JS-001

<sup>3)</sup> ESD susceptibility, Charge Device Model "CDM" according to EIA/JESD22-C101 or ESDA STM5.3.1



**General Product Characteristics** 

## 6.2 Functional Range

Table 4 Functional range

| Parameter                  | Symbol       |      | Value | S        | Unit | Note /<br>Test Condition | Number  |
|----------------------------|--------------|------|-------|----------|------|--------------------------|---------|
|                            |              | Min. | Тур.  | Max.     |      |                          |         |
| Supply Voltages            | 1            | ļ.   |       | <u> </u> |      | 1                        |         |
| Transmitter supply voltage | $V_{\sf CC}$ | 4.5  | _     | 5.5      | ٧    | _                        | P_6.2.1 |
| Digital supply voltage     | $V_{IO}$     | 3.0  | _     | 5.5      | ٧    | _                        | P_6.2.2 |
| Thermal Parameters         | <u>'</u>     |      |       |          | '    |                          |         |
| Junction temperature       | $T_{i}$      | -40  | _     | 150      | °C   | 1)                       | P_6.2.3 |

<sup>1)</sup> Not subject to production test, specified by design.

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 6.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, please visit www.jedec.org.

Table 5 Thermal resistance<sup>1)</sup>

| Parameter                       | Symbol     |      | Value | s    | Unit | Note /<br>Test Condition | Number  |
|---------------------------------|------------|------|-------|------|------|--------------------------|---------|
|                                 |            | Min. | Тур.  | Max. |      |                          |         |
| Thermal Resistances             |            |      |       | "    |      |                          |         |
| Junction to Ambient PG-TSON-8   | $R_{thJA}$ | _    | 55    | _    | K/W  | <sup>2)</sup> TLE7250VLE | P_6.3.1 |
| Junction to Ambient PG-DSO-8    | $R_{thJA}$ | _    | 130   | _    | K/W  | <sup>2)</sup> TLE7250VSJ | P_6.3.2 |
| Thermal Shutdown (junction temp | perature)  | ·    |       |      |      |                          | -1      |
| Thermal shutdown temperature    | $T_{JSD}$  | 150  | 175   | 200  | °C   | _                        | P_6.3.3 |
| Thermal shutdown hysteresis     | $\Delta T$ | _    | 10    | _    | K    | _                        | P_6.3.4 |

<sup>1)</sup> Not subject to production test, specified by design

Data Sheet 18 Rev. 1.0, 2015-08-12

<sup>2)</sup> Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board. The product (TLE7250V) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu).

## **7** Electrical Characteristics

## 7.1 Functional Device Characteristics

Table 6 Electrical characteristics

| Parameter                                                        | Symbol                 |      | Value | S        | Unit | Note / Test Condition                                                                  | Number   |  |
|------------------------------------------------------------------|------------------------|------|-------|----------|------|----------------------------------------------------------------------------------------|----------|--|
|                                                                  |                        | Min. | Тур.  | Max.     |      |                                                                                        |          |  |
| Current Consumption                                              |                        | П    | U.    | "        | 1    | 1                                                                                      |          |  |
| Current consumption at $V_{\rm CC}$ normal-operating mode        | $I_{\rm CC}$           | -    | 2.6   | 4        | mA   | "recessive" state, $V_{TXD} = V_{IO}, \ V_{NEN} = 0 \ V;$                              | P_7.1.1  |  |
| Current consumption at $V_{\rm CC}$ normal-operating mode        | $I_{\rm CC}$           | _    | 38    | 60       | mA   | "dominant" state,<br>$V_{TXD} = V_{NEN} = 0 \; V;$                                     | P_7.1.2  |  |
| Current consumption at $V_{\rm IO}$ normal-operating mode        | $I_{IO}$               | _    | _     | 1        | mA   | $V_{NEN} = 0 \; V;$                                                                    | P_7.1.3  |  |
| Current consumption at $V_{\rm CC}$ power-save mode              | $I_{\rm CC(PSM)}$      | _    | -     | 5        | μΑ   | $V_{TXD} = V_{NEN} = V_{IO};$                                                          | P_7.1.4  |  |
| Current consumption at $V_{\rm IO}$ power-save mode              | $I_{IO(PSM)}$          | _    | 5     | 8        | μA   | $\begin{split} V_{TXD} &= V_{NEN} = V_{IO}, \\ 0 \ V &< V_{CC} < 5.5 \ V; \end{split}$ | P_7.1.5  |  |
| Supply Resets                                                    |                        |      |       | <u>'</u> |      |                                                                                        |          |  |
| $V_{\mathrm{CC}}$ undervoltage monitor rising edge               | $V_{\rm CC(UV,R)}$     | 3.8  | 4.0   | 4.3      | V    | _                                                                                      | P_7.1.6  |  |
| $V_{\mathrm{CC}}$ undervoltage monitor falling edge              | $V_{\rm CC(UV,F)}$     | 3.65 | 3.85  | 4.3      | V    | -                                                                                      | P_7.1.7  |  |
| $V_{\rm CC}$ undervoltage monitor hysteresis                     | $V_{\rm CC(UV,H)}$     | _    | 150   | _        | mV   | 1)                                                                                     | P_7.1.8  |  |
| $V_{\mathrm{IO}}$ undervoltage monitor rising edge               | $V_{IO(UV,R)}$         | 2.0  | 2.5   | 3.0      | V    | -                                                                                      | P_7.1.9  |  |
| $V_{\mathrm{IO}}$ undervoltage monitor falling edge              | $V_{IO(UV,F)}$         | 1.8  | 2.3   | 3.0      | V    | -                                                                                      | P_7.1.10 |  |
| $V_{\mathrm{IO}}$ undervoltage monitor hysteresis                | $V_{IO(UV,H)}$         | _    | 200   | _        | mV   | 1)                                                                                     | P_7.1.11 |  |
| $\overline{V_{\rm CC}}$ and $V_{\rm IO}$ undervoltage delay time | t <sub>Delay(UV)</sub> | -    | -     | 100      | μs   | 1) (see Figure 6 and Figure 7);                                                        | P_7.1.12 |  |
| Receiver Output RxD                                              |                        | 1    |       |          | 1    | 1                                                                                      | -        |  |
| "High" level output current                                      | $I_{RD,H}$             | _    | -4    | -2       | mA   | $V_{\rm RxD}$ = $V_{\rm IO}$ - 0.4 V,<br>$V_{\rm Diff}$ < 0.5 V;                       | P_7.1.13 |  |
| "Low" level output current                                       | $I_{\mathrm{RD,L}}$    | 2    | 4     | _        | mA   | $V_{\rm RxD}$ = 0.4 V, $V_{\rm Diff}$ > 0.9 V;                                         | P_7.1.14 |  |



## Table 6 Electrical characteristics (cont'd)

| Parameter                                                                                | Symbol                           | Values                   |                          |                          | Unit | Note / Test Condition             | Number   |
|------------------------------------------------------------------------------------------|----------------------------------|--------------------------|--------------------------|--------------------------|------|-----------------------------------|----------|
|                                                                                          |                                  | Min.                     | Min. Typ.                |                          |      |                                   |          |
| Transmission Input TxD                                                                   | -                                | II.                      | - 1                      |                          |      |                                   |          |
| "High" level input voltage threshold                                                     | $V_{TxD,H}$                      | -                        | 0.5<br>× V <sub>IO</sub> | 0.7<br>× V <sub>IO</sub> | V    | "recessive" state;                | P_7.1.15 |
| "Low" level input voltage threshold                                                      | $V_{TxD,L}$                      | 0.3<br>× V <sub>IO</sub> | 0.4<br>× V <sub>IO</sub> | _                        | V    | "dominant" state;                 | P_7.1.16 |
| Pull-up resistance                                                                       | $R_{TxD}$                        | 10                       | 25                       | 50                       | kΩ   | _                                 | P_7.1.17 |
| Input hysteresis                                                                         | $V_{\mathrm{HYS}(\mathrm{TxD})}$ | _                        | 450                      | _                        | mV   | 1)                                | P_7.1.18 |
| Input capacitance                                                                        | $C_{TxD}$                        | _                        | _                        | 10                       | pF   | 1)                                | P_7.1.19 |
| TxD permanent "dominant" time-out                                                        | $t_{TxD}$                        | 4.5                      | _                        | 16                       | ms   | normal-operating mode;            | P_7.1.20 |
| Not Enable Input NEN                                                                     | -                                | II.                      | - 1                      |                          |      |                                   |          |
| "High" level input voltage threshold                                                     | $V_{NEN,H}$                      | _                        | 0.5<br>× V <sub>IO</sub> | 0.7<br>× V <sub>IO</sub> | V    | power-save mode;                  | P_7.1.21 |
| "Low" level input voltage threshold                                                      | $V_{NEN,L}$                      | 0.3<br>× V <sub>IO</sub> | 0.4<br>× V <sub>IO</sub> | _                        | V    | normal-operating mode;            | P_7.1.22 |
| Pull-up resistance                                                                       | $R_{NEN}$                        | 10                       | 25                       | 50                       | kΩ   | _                                 | P_7.1.23 |
| Input capacitance                                                                        | $C_{NEN}$                        | _                        | _                        | 10                       | pF   | 1)                                | P_7.1.24 |
| Input hysteresis                                                                         | $V_{ m HYS(NEN)}$                | _                        | 200                      | _                        | mV   | 1)                                | P_7.1.25 |
| Bus Receiver                                                                             | ,                                |                          |                          |                          |      |                                   |          |
| Differential receiver threshold "dominant"                                               | $V_{Diff}$                       | -                        | 0.75                     | 0.9                      | V    | 2)                                | P_7.1.26 |
| normal-operating mode  Differential receiver threshold "recessive" normal-operating mode | V <sub>Diff_R</sub>              | 0.5                      | 0.66                     | _                        | V    | 2)                                | P_7.1.27 |
| Common mode range                                                                        | CMR                              | -12                      | _                        | 12                       | V    | $V_{\rm CC}$ = 5 V;               | P_7.1.28 |
| Differential receiver hysteresis normal-operating mode                                   | $V_{Diff,hys}$                   | -                        | 90                       | _                        | mV   | 1)                                | P_7.1.29 |
| CANH, CANL input resistance                                                              | $R_{i}$                          | 10                       | 20                       | 30                       | kΩ   | "recessive" state;                | P_7.1.30 |
| Differential input resistance                                                            | $R_{Diff}$                       | 20                       | 40                       | 60                       | kΩ   | "recessive" state;                | P_7.1.31 |
| Input resistance deviation between CANH and CANL                                         | $\Delta R_{\rm i}$               | - 1                      | _                        | 1                        | %    | 1) "recessive" state;             | P_7.1.32 |
| Input capacitance CANH, CANL versus GND                                                  | $C_{In}$                         | -                        | 20                       | 40                       | pF   | 1) $V_{TxD} = V_{IO};$            | P_7.1.33 |
| Differential input capacitance                                                           | $C_{In\_Diff}$                   | _                        | 10                       | 20                       | pF   | <sup>1)</sup> $V_{TXD} = V_{IO};$ | P_7.1.34 |



## Table 6 Electrical characteristics (cont'd)

| Parameter                                                                                                                                       | Symbol                 |      | Value | S        | Unit | Note / Test Condition                                                                                                                                                                   | Number   |
|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                                                 |                        | Min. | Тур.  | Max.     |      |                                                                                                                                                                                         |          |
| Bus Transmitter                                                                                                                                 |                        |      |       | <u>'</u> |      |                                                                                                                                                                                         | <u> </u> |
| CANL/CANH "recessive" output voltage normal-operating mode                                                                                      | V <sub>CANL/H</sub>    | 2.0  | 2.5   | 3.0      | V    | $V_{TXD} = V_{IO},$ no load;                                                                                                                                                            | P_7.1.35 |
| CANH, CANL "recessive"<br>output voltage difference<br>normal-operating mode                                                                    | $V_{Diff\_NM}$         | -500 | _     | 50       | mV   | $V_{TXD} = V_{IO},$ no load;                                                                                                                                                            | P_7.1.36 |
| CANL "dominant" output voltage normal-operating mode                                                                                            | $V_{CANL}$             | 0.5  | _     | 2.25     | V    | $V_{TXD} = 0 \; V;$                                                                                                                                                                     | P_7.1.37 |
| CANH "dominant"<br>output voltage<br>normal-operating mode                                                                                      | $V_{CANH}$             | 2.75 | -     | 4.5      | V    | $V_{TxD} = 0 \; V;$                                                                                                                                                                     | P_7.1.38 |
| CANH, CANL "dominant" output voltage difference normal-operating mode according to ISO 11898-2 $V_{\rm Diff}$ = $V_{\rm CANH}$ - $V_{\rm CANL}$ | $V_{Diff}$             | 1.5  | _     | 3.0      | V    | $V_{\rm TXD}$ = 0 V,<br>50 $\Omega$ < $R_{\rm L}$ < 65 $\Omega$ ,<br>4.75 < $V_{\rm CC}$ < 5.25 V;                                                                                      | P_7.1.39 |
| CANH, CANL "dominant" output voltage difference normal-operating mode $V_{\text{Diff}} = V_{\text{CANH}} - V_{\text{CANL}}$                     | $V_{Diff}$ R45         | 1.4  | _     | 3.0      | V    | $V_{\text{TxD}} = 0 \text{ V},$<br>$45 \Omega < R_{\text{L}} < 50 \Omega,$<br>$4.75 < V_{\text{CC}} < 5.25 \text{ V};$                                                                  | P_7.1.40 |
| Driver "dominant" symmetry normal-operating mode $V_{\rm SYM} = V_{\rm CANH} + V_{\rm CANL}$                                                    | $V_{SYM}$              | 4.5  | 5     | 5.5      | V    | $V_{\rm CC}$ = 5.0 V, $V_{\rm TxD}$ = 0 V;                                                                                                                                              | P_7.1.41 |
| CANL short circuit current                                                                                                                      | $I_{CANLsc}$           | 40   | 75    | 100      | mA   | $\begin{split} V_{\text{CANLshort}} &= 18 \text{ V}, \\ V_{\text{CC}} &= 5.0 \text{ V}, \text{ t} < t_{\text{TxD}}, \\ V_{\text{TxD}} &= 0 \text{ V}; \end{split}$                      | P_7.1.42 |
| CANH short circuit current                                                                                                                      | $I_{CANHsc}$           | -100 | -75   | -40      | mA   | $\begin{split} V_{\text{CANHshort}} &= 0 \text{ V}, \\ V_{\text{CC}} &= 5.0 \text{ V}, \text{ t} < t_{\text{TxD}}, \\ V_{\text{TxD}} &= 0 \text{ V}; \end{split}$                       | P_7.1.43 |
| Leakage current, CANH                                                                                                                           | $I_{CANH,lk}$          | -5   | _     | 5        | μΑ   | $\begin{split} V_{\mathrm{CC}} &= V_{\mathrm{IO}} = 0 \; \mathrm{V}, \\ 0 \; \mathrm{V} &< V_{\mathrm{CANH}} < 5 \; \mathrm{V}, \\ V_{\mathrm{CANH}} &= V_{\mathrm{CANL}}; \end{split}$ | P_7.1.44 |
| Leakage current, CANL                                                                                                                           | $I_{\mathrm{CANL,lk}}$ | -5   | -     | 5        | μΑ   | $\begin{split} V_{\mathrm{CC}} &= V_{\mathrm{IO}} = 0 \; \mathrm{V}, \\ 0 \; \mathrm{V} &< V_{\mathrm{CANL}} < 5 \; \mathrm{V}, \\ V_{\mathrm{CANH}} &= V_{\mathrm{CANL}}; \end{split}$ | P_7.1.45 |



## Table 6 Electrical characteristics (cont'd)

| Parameter                                                                     | Symbol                      |      | Value | s    | Unit | Note / Test Condition                                                                                                      | Number   |  |
|-------------------------------------------------------------------------------|-----------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------|----------|--|
|                                                                               |                             | Min. | Тур.  | Max. |      |                                                                                                                            |          |  |
| <b>Dynamic CAN-Transceiver Cl</b>                                             | haracterist                 | ics  |       |      | •    |                                                                                                                            | -        |  |
| Propagation delay TxD-to-RxD "low" ("recessive to "dominant")                 | $t_{Loop(H,L)}$             | _    | 180   | 255  | ns   | $C_{\rm L}$ = 100 pF,<br>4.75 V < $V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RxD}$ = 15 pF;                                         | P_7.1.46 |  |
| Propagation delay TxD-to-RxD "high" ("dominant" to "recessive")               | t <sub>Loop(L,H)</sub>      | _    | 180   | 255  | ns   | $C_{\rm L}$ = 100 pF,<br>4.75 V < $V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RxD}$ = 15 pF;                                         | P_7.1.47 |  |
| Propagation delay extended load TxD-to-RxD "low" ("recessive to "dominant")   | t <sub>Loop_Ext(H</sub> ,L) | _    | _     | 300  | ns   | $^{1)}$ $C_{\rm L}$ = 200 pF,<br>$R_{\rm L}$ = 120 $\Omega$ , 4.75 V <<br>$V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RXD}$ = 15 pF; | P_7.1.53 |  |
| Propagation delay extended load TxD-to-RxD "high" ("dominant" to "recessive") | $t_{\sf Loop\_Ext(L}$ ,H)   | _    | _     | 300  | ns   | $^{1)}$ $C_{\rm L}$ = 200 pF,<br>$R_{\rm L}$ = 120 $\Omega$ , 4.75 V <<br>$V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RXD}$ = 15 pF; | P_7.1.54 |  |
| Propagation delay TxD "low" to bus "dominant"                                 | $t_{d(L),T}$                | _    | 90    | 140  | ns   | $C_{\rm L}$ = 100 pF,<br>4.75 V < $V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RxD}$ = 15 pF;                                         | P_7.1.48 |  |
| Propagation delay TxD "high" to bus "recessive"                               | $t_{\sf d(H),T}$            | _    | 90    | 140  | ns   | $C_{\rm L}$ = 100 pF,<br>4.75 V < $V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RXD}$ = 15 pF;                                         | P_7.1.49 |  |
| Propagation delay bus "dominant" to RxD "low"                                 | $t_{\sf d(L),R}$            | _    | 90    | 140  | ns   | $C_{\rm L}$ = 100 pF,<br>4.75 V < $V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RXD}$ = 15 pF;                                         | P_7.1.50 |  |
| Propagation delay bus "recessive" to RxD "high"                               | $t_{d(H),R}$                | _    | 90    | 140  | ns   | $C_{\rm L}$ = 100 pF,<br>4.75 V < $V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RXD}$ = 15 pF;                                         | P_7.1.51 |  |
| Delay Times                                                                   | •                           | •    |       |      |      |                                                                                                                            |          |  |
| Delay time for mode change                                                    | $t_{\sf Mode}$              | _    | _     | 20   | μs   | 1) (see <b>Figure 14</b> and <b>Figure 15</b> );                                                                           | P_7.1.52 |  |



## Table 6 Electrical characteristics (cont'd)

| Parameter                                                                           | Symbol                   | Values |      |      | Unit | Note / Test Condition                                                                                                                     | Number   |
|-------------------------------------------------------------------------------------|--------------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                     |                          | Min.   | Тур. | Max. |      |                                                                                                                                           |          |
| CAN FD Characteristics                                                              |                          |        | -1   |      | •    |                                                                                                                                           | '        |
| Received recessive bit width at 2 MBit/s                                            | t <sub>Bit(RxD)_2</sub>  | 400    | 500  | 550  | ns   | $C_{\rm L}$ = 100 pF,<br>4.75 V < $V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RxD}$ = 15 pF,<br>$t_{\rm Bit}$ = 500 ns,<br>(see <b>Figure 12</b> ); | P_7.1.55 |
| Transmitted recessive bit width at 2 MBit/s                                         | t <sub>Bit(Bus)_2</sub>  | 435    | 500  | 530  | ns   | $C_{\rm L}$ = 100 pF,<br>4.75 V < $V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RxD}$ = 15 pF,<br>$t_{\rm Bit}$ = 500 ns,<br>(see <b>Figure 12</b> ); | P_7.1.56 |
| Receiver timing symmetry at 2 MBit/s $\Delta t_{Rec} = t_{Bit(RxD)} - t_{Bit(Bus)}$ | $\Delta t_{ m Rec\_2MB}$ | -65    | _    | 40   | ns   | $C_{\rm L}$ = 100 pF,<br>4.75 V < $V_{\rm CC}$ < 5.25 V,<br>$C_{\rm RxD}$ = 15 pF,<br>$t_{\rm Bit}$ = 500 ns,<br>(see <b>Figure 12</b> ); | P_7.1.57 |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> In respect to common mode range.

## 7.2 Diagrams



Figure 10 Test circuits for dynamic characteristics



Figure 11 Timing diagrams for dynamic characteristics





Figure 12 "Recessive" bit time - five "dominant" bits followed by one "recessive" bit



## 8 Application Information

## 8.1 ESD Robustness according to IEC61000-4-2

Test for ESD robustness according to IEC61000-4-2 "Gun test" (150 pF, 330  $\Omega$ ) have been performed. The results and test conditions are available in a separate test report.

Table 7 ESD robustness according to IEC61000-4-2

| Performed Test                                                  | Result | Unit | Remarks                      |
|-----------------------------------------------------------------|--------|------|------------------------------|
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≥ +8   | kV   | ¹)Positive pulse             |
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≤ -8   | kV   | <sup>1)</sup> Negative pulse |

<sup>1)</sup> ESD susceptibility "ESD GUN" according to GIFT / ICT paper: "EMC Evaluation of CAN Transceivers, version 03/02/IEC TS62228", section 4.3. (DIN EN61000-4-2)

Data Sheet 26 Rev. 1.0, 2015-08-12

Tested by external test facility (IBEE Zwickau, EMC test report no. TBD).

## 8.2 Application Example



Figure 13 Application circuit



## 8.3 Examples for Mode Changes

Changing the status on the NEN input pin triggers a change of the operating mode, disregarding the actual signal on the CANH, CANL and TxD pins (see also **Chapter 4.2**).

Mode changes are triggered by the NEN pin, when the device TLE7250V is fully supplied. Setting the NEN pin to logical "low" changes the mode of operation to normal-operating mode:

- The mode change is executed independently of the signal on the HS CAN bus. The CANH, CANL inputs may be either "dominant" or "recessive". They can be also permanently shorted to GND or  $V_{\rm CC}$ .
- A mode change is performed independently of the signal on the TxD input. The TxD input may be either logical "high" or "low".

Analog to that, changing the NEN input pin to logical "high" changes the mode of operation to the power-save mode independent on the signals at the CANH, CANL and TxD pins.

Note: In case the TxD signal is "low" setting the NEN input pin to logical "low" changes the operating mode of the device to normal-operating mode and drives a "dominant" signal to the HS CAN bus.

Note: The TxD time-out is only effective in normal-operating mode. The TxD time-out timer starts when the TLE7250V enters normal-operating mode and the TxD input is set to logical "low".

Data Sheet 28 Rev. 1.0, 2015-08-12



## 8.3.1 Mode Change while the TxD Signal is "low"

The example in **Figure 14** shows a mode change to normal-operating mode while the TxD input is logical "low". The HS CAN signal is "recessive", assuming all other HS CAN bus subscribers are also sending a "recessive" bus signal.

While the transceiver TLE7250V is in power-save mode, the transmitter and the normal-mode receiver are turned off. The TLE7250V drives no signal to the HS CAN bus nor does it receive any signal from the HS CAN bus. Changing the NEN to logical "low" turns the mode of operation to normal-operating mode, while the TxD input signal remains logical "low". The transmitter and the normal-mode receiver remain disabled until the mode transition is completed. In normal-operating mode the transmitter and the normal-mode receiver are active. The "low" signal on the TxD input drives a "dominant" signal to the HS CAN bus and the RxD output becomes logical "low" following the "dominant" signal on the HS CAN bus.

Changing the NEN pin back to logical "high", disables the transmitter and normal-mode receiver again. The RxD output pin is blocked and set to logical "high" with the start of the mode transition. The TxD input and the transmitter are blocked and the HS CAN bus becomes "recessive".



Figure 14 Example for a mode change while the TxD is "low"



## 8.3.2 Mode Change while the Bus Signal is "dominant"

The example in **Figure 15** shows a mode change while the bus is "dominant" and the TxD input signal is set to logical "high".

While the transceiver TLE7250V is in power-save mode, the transmitter and the normal-mode receiver are turned off. The TLE7250V drives no signal to the HS CAN bus nor does it receive any signal from the HS CAN bus. Changing the NEN to logical "low" turns the mode of operation to normal-operating mode, while the TxD input signal remains logical "high". The transmitter and the normal-mode receiver remain disabled until the mode transition is completed. In normal-operating mode the transmitter of TLE7250V remains "recessive", because of the logical "high" signal on the TxD input. The normal-mode receiver becomes active and the RxD output signal changes to logical "low" following the "dominant" signal on the HS CAN bus.

Changing the NEN pin back to logical "high", disables the transmitter and normal-mode receiver again. The RxD output pin is blocked and set to logical "high" with the start of the mode transition.



Figure 15 Example for a mode change while the HS CAN is "dominant"



## 8.4 Further Application Information

- Please contact us for information regarding the pin FMEA.
- · Existing application note.
- For further information you may visit: http://www.infineon.com/

Data Sheet 31 Rev. 1.0, 2015-08-12



**Package Outline** 

## 9 Package Outline



Figure 16 PG-TSON-8 (Plastic Thin Small Outline Nonleaded PG-TSON-8-1)



Figure 17 PG-DSO-8 (Plastic Dual Small Outline PG-DSO-8-44)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: <a href="http://www.infineon.com/packages">http://www.infineon.com/packages</a>.

Dimensions in mm



**Revision History** 

## 10 Revision History

| Revision | Date       | Changes             |  |
|----------|------------|---------------------|--|
| 1.00     | 2015-08-12 | Data Sheet created. |  |

Data Sheet 33 Rev. 1.0, 2015-08-12

Edition 2015-08-12

Published by Infineon Technologies AG 81726 Munich, Germany © 2006 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.