

## TLE9012AQU

## Li-Ion Battery Monitoring and Balancing IC



## Features

- General
  - Monitors up to 12 cells connected in series
  - Supports communication of up to 20 devices
  - Supports hot plugging
- Voltage measurement
  - 16 bit high resolution ADC measurement for each cell
  - High accuracy measurement for SoC (State-of-Charge) and SoH (State-of-Health) calculation
  - Temperature compensated measurements
  - Built-in noise filtering
  - Selectable measurement bit length
- Temperature measurement
  - 5 temperature measurement channels for connection to external NTC
  - Internal temperature measurement
- Balancing
  - Integrated balancing switch allowing up to 150 mA balancing current
- Communication Bus (iso UART)
  - Differential robust serial interface for communication between battery blocks
  - High speed communication with 2 Mbps
  - Power balanced communication scheme
- Additional 4 GPIO pins to e.g. connect an external EEPROM
- Green product (RoHS-compliant)
- ISO-26262 ready, supporting ASIL-C BMS safety applications<sup>1)</sup>

#### Safety features

- Two independent internal voltage references
- Block voltage measurement based on different ADCs
- Configurable analog OV/UV comparators
- End-to-end CRC secured communication
- CRC secured configuration registers
- Internal open load detection

<sup>1)</sup> according to ISO 26262-8 clause 13 first edition







• Emergency mode signaling using iso UART lines

## **Potential applications**

• Multi-cell battery monitoring and balancing system IC designed for Li-Ion battery packs used in hybrid electric vehicles (HEV), plug-in hybrid electric vehicles (PHEV), battery electric vehicles (BEV) as well as in 12 V Lithium-Ion batteries

## **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q100.

## Description

The TLE9012AQU provides the main function of monitoring the temperature of the battery and voltage of each cell as well as the communication to the host controller.

| Туре       | Package    | Marking    |
|------------|------------|------------|
| TLE9012AQU | PG-TQFP-48 | TLE9012AQU |



## **Table of Contents**

| 1                                                  | Block diagram                                                                                                                                                                                            | . 5                                     |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| 2                                                  | Pin configuration                                                                                                                                                                                        | . 6                                     |
| 2.1<br>2.2                                         | Pin assignment                                                                                                                                                                                           | .6<br>.7                                |
| <b>3</b><br>3.1<br>3.2<br>3.3                      | General product characteristics                                                                                                                                                                          | <b>. 9</b><br>. 9<br>12<br>12           |
| <b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6 | Power supplyFunctional descriptionPower supply descriptionUsing an external voltage regulator for the UART/GPIO unitWake-up and sleep modePower supply monitoringElectrical characteristics power supply | <b>13</b><br>13<br>14<br>15<br>15<br>16 |
| <b>5</b><br>5.1<br>5.2<br>5.3<br>5.4<br>5.5        | Cell management unit         Overview         Accurate cell voltage measurement         Configurable analog overvoltage/undervoltage (OV/UV) comparators         Cell balancing         Cell diagnosis   | <b>18</b><br>18<br>21<br>23<br>28       |
| <b>6</b><br>6.1<br>6.2<br>6.3                      | Cell block voltage and auxiliary measurementsCell block voltage measurement (BVM) descriptionAuxiliary voltage measurement (AVM) descriptionElectrical characteristics                                   | <b>31</b><br>31<br>32<br>33             |
| <b>7</b><br>7.1                                    | Temperature measurement          Electrical characteristics                                                                                                                                              | <b>35</b><br>36                         |
| <b>8</b><br>8.1<br>8.2<br>8.3<br>8.4               | Housekeeping functions<br>Functional description<br>Watchdog and wake-up function<br>Round robin<br>Emergency mode (EMM) and ERR pin function                                                            | <b>38</b><br>38<br>38<br>40<br>48       |
| 9                                                  | General Purpose Input / Output (GPIO)                                                                                                                                                                    | 55                                      |
| <b>10</b><br>10.1<br>10.2<br>10.3<br>10.4          | Communication interfaces                                                                                                                                                                                 | <b>56</b><br>60<br>63<br>67             |
| 11                                                 | Built-in diagnosis features                                                                                                                                                                              | 69                                      |
| <b>12</b><br>12.1                                  | <b>Registers</b>                                                                                                                                                                                         | <b>71</b><br>71                         |
| 13                                                 | Application information                                                                                                                                                                                  | L14                                     |



| 14 | Package outlines | 115 |
|----|------------------|-----|
| 15 | Revision history | 116 |



**Block diagram** 

## 1 Block diagram



Figure 1 TLE9012AQU block diagram

**Pin configuration** 



## 2 Pin configuration

## 2.1 Pin assignment



Figure 2 Pin configuration



**Pin configuration** 

## 2.2 Pin definitions and functions

## Table 1Pin assignment

| Pin | Symbol            | Function                                                                                                                                         |
|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | G5                | Cell balance control channel 5, input of SCVS                                                                                                    |
| 2   | U5                | Cell voltage measurement channel 5 negative terminal (positive terminal of cell 4)                                                               |
| 3   | G4                | Cell balance control channel 4, input of SCVC                                                                                                    |
| 4   | U4                | Cell voltage measurement channel 4 negative terminal (positive terminal of cell 3)                                                               |
| 5   | G3                | Cell balance control channel 3, input of SCVC                                                                                                    |
| 6   | U3                | Cell voltage measurement channel 3 negative terminal (positive terminal of cell 2)                                                               |
| 7   | G2                | Cell balance control channel 2, input of SCVC                                                                                                    |
| 8   | U2                | Cell voltage measurement channel 2 negative terminal (positive terminal of cell 1)                                                               |
| 9   | G1                | Cell balance control channel 1, input of SCVC                                                                                                    |
| 10  | U1                | Cell voltage measurement channel 1 negative terminal (positive terminal of cell 0)                                                               |
| 11  | G0                | Cell balance control channel 0, input of SCVC                                                                                                    |
| 12  | U0                | Cell voltage measurement channel 0 negative terminal (same potential as local GND)                                                               |
| 13  | TMP4              | Temperature sensor 4; If not used, please connect pin to GND. If TMP4 is disabled, the pin can be used as 0 2 V auxiliary ADC miscellaneous pin. |
| 14  | ТМР3              | Temperature sensor 3; If not used, please connect pin to GND. If TMP3 is disabled, the pin can be used as 0 2 V auxiliary ADC miscellaneous pin. |
| 15  | GND               | Local GND of CSC (Cell Supervision Circuit) device                                                                                               |
| 16  | TMP2              | Temperature sensor 2; If not used, please connect pin to GND. If TMP2 is disabled, the pin can be used as 0 2 V auxiliary ADC miscellaneous pin. |
| 17  | TMP1              | Temperature sensor 1; If not used, please connect pin to GND. If TMP1 is disabled, the pin can be used as 0 2 V auxiliary ADC miscellaneous pin. |
| 18  | ТМР0              | Temperature sensor 0; If not used, please connect pin to GND. If TMP0 is disabled, the pin can be used as 0 2 V auxiliary ADC miscellaneous pin. |
| 19  | TMP_GND           | Temperature sensor reference. This pin can be connected to local GND.                                                                            |
| 20  | PWM1              | PWM output channel 1; This pin has also a general purpose input/output function; If not used, please connect pin to GND.                         |
| 21  | PWM0              | PWM output channel 0; This pin has also a general purpose input/output function; If not used, please connect pin to GND.                         |
| 22  | GND               | Local GND of CSC device (Cell Supervision Circuit)                                                                                               |
| 23  | IFL_L             | Lower Communication Bus (iso UART) L pin                                                                                                         |
| 24  | IFL_H             | Lower Communication Bus (iso UART) H pin                                                                                                         |
| 25  | IFH_H             | Upper Communication Bus (iso UART) H pin                                                                                                         |
| 26  | IFH_L             | Upper Communication Bus (iso UART) L pin                                                                                                         |
| 27  | VDDC              | Buffer capacitor pin for internal Communication Bus (iso UART) supply                                                                            |
| 28  | GPIO0/<br>UART_LS | General purpose input/output channel 0. This pin has also the function of UART_LS; If not used, please connect pin to GND.                       |



## Pin configuration

| Table 1 | Pin assi          | gnment                                                                                                                     |
|---------|-------------------|----------------------------------------------------------------------------------------------------------------------------|
| Pin     | Symbol            | Function                                                                                                                   |
| 29      | GPIO1/<br>UART_HS | General purpose input/output channel 1. This pin has also the function of UART_HS; if not used, please connect pin to GND. |
| 30      | VIO               | Supply for GPIO interface.                                                                                                 |
| 31      | Vregout           | Output pin of the internal regulator.                                                                                      |
| 32      | n.c.              | Not connected; this pin shall be connected to GND.                                                                         |
| 33      | ERR               | Erroroutput to microcontroller; open drain PMOS connected to VS. If not used, please leave pin open.                       |
| 34      | VS                | Supply pin of internal regulator Vregout.                                                                                  |
| 35      | U12P              | Positive supply pin; connect to positive terminal of topmost cell in block; supply of the sleep regulator.                 |
| 36      | U12               | Cell voltage measurement channel 11 positive terminal (most upper cell in the block)                                       |
| 37      | G11               | Cell balance control channel 11, input of SCVC                                                                             |
| 38      | U11               | Cell voltage measurement channel 11 negative terminal (positive terminal of cell 10)                                       |
| 39      | G10               | Cell balance control channel 10, input of SCVC                                                                             |
| 40      | U10               | Cell voltage measurement channel 10 negative terminal (positive terminal of cell 9)                                        |
| 41      | G9                | Cell balance control channel 9, input of SCVC                                                                              |
| 42      | U9                | Cell voltage measurement channel 9 negative terminal (positive terminal of cell 8)                                         |
| 43      | G8                | Cell balance control channel 8, input of SCVC                                                                              |
| 44      | U8                | Cell voltage measurement channel 8 negative terminal (positive terminal of cell 7)                                         |
| 45      | G7                | Cell balance control channel 7, input of SCVC                                                                              |
| 46      | U7                | Cell voltage measurement channel 7 negative terminal (positive terminal of cell 6)                                         |
| 47      | G6                | Cell balance control channel 6, input of SCVC                                                                              |
| 48      | U6                | Cell voltage measurement channel 6 negative terminal (positive terminal of cell 5)                                         |
| 49      | EPAD              | Cooling tab; should be connected to GND externally.                                                                        |

Datasheet General product characteristics



## 3 General product characteristics

## 3.1 Absolute maximum ratings

## Table 2Absolute maximum ratings1)

 $T_j$  = -40°C to +150°C; all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                       | Symbol                                   |                           | Value | S                        | Unit | Note or                                                                                             | Number |
|-------------------------------------------------|------------------------------------------|---------------------------|-------|--------------------------|------|-----------------------------------------------------------------------------------------------------|--------|
|                                                 |                                          | Min.                      | Тур.  | Max.                     |      | Test Condition                                                                                      |        |
| Voltages                                        |                                          |                           |       |                          | ·    |                                                                                                     |        |
| Supply voltage VS                               | V <sub>vs</sub>                          | -0.3                      | -     | 75                       | V    | -                                                                                                   |        |
| Supply voltage U12P                             | V <sub>U12P</sub>                        | -0.3                      | -     | 75                       | V    | -                                                                                                   |        |
| Supply voltage VIO                              | V <sub>VIO</sub>                         | -0.3                      | -     | 5.5                      | V    | -                                                                                                   |        |
| Supply voltage VS rel.                          | V <sub>VS</sub>                          | V <sub>regout</sub> - 0.3 | -     | -                        | -    | -                                                                                                   |        |
| Regulator output VREGOUT                        | V <sub>regout</sub>                      | -0.3                      | -     | 3.6                      | V    | -                                                                                                   |        |
| Regulator output VDDC                           | V <sub>VDDC</sub>                        | -0.3                      | -     | 3.6                      | V    | -                                                                                                   |        |
| Communication Bus (iso UART) interface IFH_x    | V <sub>IFH_L</sub><br>V <sub>IFH_H</sub> | -3                        | -     | 5.5                      | V    | <sup>2)</sup> BCI test max.<br>300 mA                                                               |        |
| Communication Bus (iso UART)<br>interface IFL_x | V <sub>IFL_L</sub><br>V <sub>IFL_H</sub> | -3                        | -     | 5.5                      | V    | injected via<br>twisted pair<br>cable onto iso<br>UART interface<br>(max. pin<br>current<br>150 mA) |        |
| Cell sense input voltage abs. Un                | V <sub>Un</sub>                          | -0.3                      | -     | 75                       | V    | 0 ≤ n ≤ 12                                                                                          |        |
| Cell balancing pin abs. Gn                      | V <sub>Gn</sub>                          | -0.3                      | -     | 75                       | V    | 0 ≤ n ≤ 11                                                                                          |        |
| Cell sense input voltages rel. Un               | V <sub>Un</sub>                          | V <sub>Un-1</sub> - x     | _     | V <sub>Un-1</sub> + 5.5  | V    | $1 \le n \le 12;$<br>x= -0.0016* $T_j$ +<br>0.54; e.g.:<br>x=0.5@ $T_j$ =25°C                       |        |
| Cell balancing pins rel. Gn                     | V <sub>Gn</sub>                          | V <sub>Un</sub> - 0.3     | -     | V <sub>Un+1</sub> + 0.3  | V    | 0 ≤ n ≤ 11                                                                                          |        |
| Temperature sensor input<br>voltages abs. TMPn  | V <sub>TMPn</sub>                        | -0.3                      | -     | 2.75                     | V    | $0 \le n \le 4$                                                                                     |        |
| Temperature sensor input<br>voltages rel. TMPn  | V <sub>TMPn</sub>                        | -0.3                      | -     | V <sub>regout</sub> +0.3 | V    |                                                                                                     |        |
| Temperature sensor input voltages abs. TMP_GND  | V <sub>TMP_GND</sub>                     | -0.3                      | -     | 2.75                     | V    | -                                                                                                   |        |
| Temperature sensor input voltages rel. TMP_GND  | V <sub>TMP_GND</sub>                     | -0.3                      | -     | V <sub>regout</sub> +0.3 | V    | -                                                                                                   |        |



#### **General product characteristics**

## Table 2Absolute maximum ratings<sup>1</sup> (cont'd)

 $T_j$  = -40°C to +150°C; all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                     | Symbol                  |      | Value | S                      | Unit | Note or<br>Test Condition                                                                                                        | Number |
|-----------------------------------------------|-------------------------|------|-------|------------------------|------|----------------------------------------------------------------------------------------------------------------------------------|--------|
|                                               |                         | Min. | Тур.  | Max.                   |      |                                                                                                                                  |        |
| General purpose I/O voltages<br>abs. GPIOn    | V <sub>GPIOn</sub>      | -0.3 | -     | 5.5                    | V    | 0 ≤ n ≤ 1                                                                                                                        |        |
| General purpose I/O voltages<br>rel. GPIOn    | V <sub>GPIOn</sub>      | -0.3 | -     | V <sub>VIO</sub> + 0.3 | V    |                                                                                                                                  |        |
| Pulse width modulation I/O voltages abs. PWMn | V <sub>PWMn</sub>       | -0.3 | -     | 5.5                    | V    | 0 ≤ n ≤ 1                                                                                                                        |        |
| Pulse width modulation I/O voltages rel. PWMn | V <sub>PWMn</sub>       | -0.3 | -     | V <sub>VIO</sub> + 0.3 | V    | _                                                                                                                                |        |
| Open drain output pin abs. ERR                | V <sub>ERR</sub>        | -0.3 | _     | 75                     | V    | -                                                                                                                                |        |
| Open drain output pin rel. ERR                | V <sub>ERR</sub>        | -0.3 | -     | V <sub>VS</sub> +0.3   | V    | -                                                                                                                                |        |
| Ground pin GND                                | V <sub>GND</sub>        | 0    | -     | 0                      | V    | Absolute GND                                                                                                                     |        |
| Temperatures                                  | •                       | +    |       | 1                      | -    | +                                                                                                                                |        |
| Junction temperature Tj                       | T <sub>j</sub>          | -40  | -     | 150                    | °C   | -                                                                                                                                |        |
| Storage temperature Tstg                      | T <sub>stg</sub>        | -55  | -     | 150                    | °C   | -                                                                                                                                |        |
| ESD robustness                                | <u> </u>                |      |       | - <u>!</u>             |      |                                                                                                                                  | 1      |
| ESD robustness 2 kV                           | V <sub>ESD</sub>        | -2   | -     | 2                      | kV   | HBM <sup>3)</sup> ; all pins                                                                                                     |        |
| ESD robustness 4 kV                           | V <sub>ESD</sub>        | -4   | -     | 4                      | kV   | HBM <sup>3)</sup> ;<br>Robustness vs.<br>GND for pins:<br>VS, U12P, Un,<br>TMPn,<br>TMP_GND,<br>AUX_MISn,<br>IFH_x, IFL_x,<br>Gn |        |
| ESD robustness CDM 500 V                      | V <sub>ESD</sub>        | -500 | -     | 500                    | V    | CDM <sup>4)</sup> ; all pins                                                                                                     |        |
| ESD robustness CDM 750 V                      | V <sub>ESD Corner</sub> | -750 | -     | 750                    | V    | CDM <sup>4)</sup> ; corner                                                                                                       |        |

1) Not subject to production test, specified by design.

2) Positive and negative transients with a maximum duration of 100ns allowed between +/- 8 V; This should simulate ESD events; however, during normal and steady state condition voltage on these pins must stay inside the maximum ratings specified.

- 3) ESD robustness, according to Human Body Model "HBM" ANSI/ESDA/JEDEC JS-001 (1.5 kΩ, 100 pF)
- 4) ESD robustness, according to Charged Device Model "CDM" JESD22-C101

#### Notes

1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

pins



#### **General product characteristics**

2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



#### **General product characteristics**

#### 3.2 Functional range

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical characteristics table.

#### Table 3Functional range

| Parameter           | Symbol            |      | Value | s    | Unit | Note or<br>Test Condition         | Number |
|---------------------|-------------------|------|-------|------|------|-----------------------------------|--------|
|                     |                   | Min. | Тур.  | Max. |      |                                   |        |
| Supply voltage VS   | V <sub>VS</sub>   | 4.75 | -     | 60   | V    | when using the internal regulator |        |
| Supply voltage U12P | V <sub>U12P</sub> | 4.75 | -     | 60   | V    | -                                 |        |
| Supply voltage VIO  | V <sub>VIO</sub>  | 3    | -     | 5.5  | V    | -                                 |        |

### 3.3 Thermal resistance

*Note:* This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to **www.jedec.org**.

#### Table 4 Thermal resistance

| Parameter                 | Symbol            |      | Values |      | Unit | Note or               | Number |
|---------------------------|-------------------|------|--------|------|------|-----------------------|--------|
|                           |                   | Min. | Тур.   | Max. |      | <b>Test Condition</b> |        |
| Junction to case RthJC    | R <sub>thJC</sub> | -    | 6      | -    | K/W  | 1)                    |        |
| Junction to ambient RthJA | R <sub>thJA</sub> | _    | 30     | -    | K/W  | 1)2)                  |        |

1) Not subject to production test, specified by design.

2) Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (chip + package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 2 inner copper layers (2 × 70 mm Cu, 2 × 35 mm Cu). Where applicable, a thermal via array under the exposed pad contacted the first inner copper layer. Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

Power supply



## 4 Power supply

## 4.1 Functional description

The TLE9012AQU has an internal power supply to be able to work completely independent by using the power stored in the cells which it monitors.

## 4.2 Power supply description

The following table contains a description of the power supply pins of the TLE9012AQU.

| Pin name       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VS             | VS is the main supply pin. This pin is the input for the internal regulator that is intended<br>to supply the device in normal mode. It should be connected to the highest voltage in<br>the module (usually the positive pole of the top cell). Supplying this pin is necessary to<br>function the device.                                                                                                                                                                   |
| U12P           | U12P is the sense pin for the block voltage measurement (BVM); additionally this pin is<br>the input supply pin for the sleep regulator which supplies the wake-up structures. The<br>built-in sleep regulator powers the detection of incoming iso UART and UART wake-up<br>signals in sleep mode which will then trigger the start-up procedure. It should be<br>connected to the highest voltage in the module. Supplying this pin is necessary to<br>function the device. |
| Vregout (VDDA) | This pin is the output of the internal regulator. Usually this voltage can be used to drive the GPIOs for communication with other devices on board. Please connect this pin to a buffer capacitor.                                                                                                                                                                                                                                                                           |
| VIO            | This pin is the supply for the GPIOs. It can be connected either to Vregout or to the output of an external voltage regulator. The voltage available on this pin, will define the GPIO logic output levels as well as the thresholds of the GPIO logic inputs.                                                                                                                                                                                                                |
| VDDC           | VDDC is the output of the internal regulator used for the iso UART communication interface. This pin is used for buffering of the regulator. Please connect this pin to a buffer capacitor to ensure proper and robust communication.                                                                                                                                                                                                                                         |
| GND            | This is the main reference for the TLE9012AQU on the board.                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### Table 5Power supply pins

The cell partitioning can be configured in the **PART\_CONFIG** register with the given constraint of starting from the most upper cell (CELL\_11). Please note: Only cells activated in **PART\_CONFIG** are being measured and checked in the round robin scheme (see also **Chapter 8.3.1**).



### Power supply



Figure 3 Typical power supply configuration using the internal voltage regulator

## 4.3 Using an external voltage regulator for the UART/GPIO unit

It is also possible to use an external voltage regulator. This might be desired to have common I/O voltage levels with the host controller in case of systems where no transceiver IC is used and communication is happening directly via UART/GPIO (non-HV application like 12 V/48 V).



Figure 4 System using an external voltage regulator (non-transceiver application)

#### Power supply



## 4.4 Wake-up and sleep mode

The TLE9012AQU is designed to be continuously connected to a battery. Therefore, the physical connection to the cells which powers the device is expected to happen only once in a lifetime. After receiving power on U12P and VS, the part will go into sleep mode and will be monitoring the communication interfaces for a wake-up sequence.

In order to activate the TLE9012AQU a wake-up sequence as described in **Chapter 8.2.2** has to be sent via either the iso UART port or the UART interface.

A watchdog is implemented that has to be triggered by regular iso UART/UART communication in order to keep the TLE9012AQU in normal mode. The watchdog timer is programmable (register **WDOG\_CNT**). The device will revert to sleep mode automatically as soon as the watchdog has timed out.

Additionally the TLE9012AQU includes the option to send the device directly to sleep mode, this can be performed by setting the PD bit-field in the **OP\_MODE** register.

## 4.5 Power supply monitoring

To ensure the correct function of the TLE9012AQU, the device is equipped with an internal monitoring unit for the different internal voltages as well as other supply functions. If important supplies go below levels to ensure correct functionality, the IC will enter sleep mode. The fault bit UV\_SLEEP in the **GEN\_DIAG** register indicates sleep mode due to a supply level outside the limits.



Figure 5 HW monitoring unit



## Power supply

## 4.6 Electrical characteristics power supply

## Table 6 Electrical characteristics power supply

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                            | Symbol                      |      | Values |      | Unit | Note or                                                                                                                                                | Number   |
|------------------------------------------------------|-----------------------------|------|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                      |                             | Min. | Тур.   | Max. |      | Test Condition                                                                                                                                         |          |
| Internal regulators                                  |                             |      |        | -    |      | 1                                                                                                                                                      |          |
| internal regulator output<br>voltage VREGOUT         | V <sub>Vregout</sub>        | 3    | 3.45   | 3.6  | V    | -                                                                                                                                                      |          |
| Overcurrent threshold<br>VREGOUT                     | I <sub>VREGOUT_th_OC</sub>  | 31   | 40     | 60   | mA   | -                                                                                                                                                      |          |
| Undervoltage threshold falling VIO                   | $V_{\rm VIO\_th\_UV\_fall}$ | 2.2  | -      | 2.76 | V    | -                                                                                                                                                      |          |
| Undervoltage threshold rising VIO                    | V <sub>VIO_th_UV_rise</sub> | 2.24 | -      | 2.8  | V    | -                                                                                                                                                      |          |
| VIO undervoltage hysteresis<br>VIO                   | V <sub>VIO_th_UV_hys</sub>  | 40   | 100    | 160  | mV   | -                                                                                                                                                      |          |
| Output voltage VDDC                                  | V <sub>VDDC</sub>           | 2.42 | 2.5    | 2.75 | V    | -                                                                                                                                                      |          |
| Undervoltage threshold VDDC                          | V <sub>VDDC_th_UV</sub>     | 2.15 | -      | 2.42 | V    | -                                                                                                                                                      |          |
| Undervoltage threshold<br>hysteresis VDDC            | V <sub>VDDC_th_UV_hys</sub> | 80   | 100    | 140  | mV   | -                                                                                                                                                      |          |
| Power supply fault deglitch time                     | $t_{PS\_fault\_deg}$        | 8    | 15     | 24   | μs   | 1)                                                                                                                                                     |          |
| Supply currents                                      | L                           | 1    |        |      |      | 1                                                                                                                                                      | <u>I</u> |
| Sleep mode current U12P                              | I <sub>U12P_sleep</sub>     | 0    | 3      | 4.9  | μΑ   | T <sub>i</sub> = 25°C;                                                                                                                                 |          |
| Sleep mode leakage current<br>VS                     | I <sub>VS_sleep</sub>       | -1   | -      | 1    | μA   | $-40^{\circ}\text{C} \le T_{j} \le 85^{\circ}\text{C}$                                                                                                 |          |
| Idle current U12P                                    | I <sub>U12P_idle</sub>      | -    | 2.5    | 10   | μA   | IC in idle mode (no                                                                                                                                    |          |
| Idle current VS                                      | / <sub>VS_idle</sub>        | -    | 4.7    | 9.2  | mA   | sleep mode), but no<br>measurement or<br>communication. VIO<br>connected to<br>Vregout                                                                 |          |
| Current consumption during<br>GPIO communication VIO | I <sub>VIO_comm</sub>       | -    | -      | 5    | mA   | depending on load<br>on GPIO                                                                                                                           |          |
| Current consumption during<br>CVM & BVM VS           | I <sub>VS_meas</sub>        | -    | 21     | 25   | mA   | Parallel<br>measurement of all<br>cells + block voltage<br>measurement. VIO<br>connected to<br>Vregout. Incl. idle<br>consumption I <sub>vs_idle</sub> |          |



### Power supply

## Table 6Electrical characteristics power supply (cont'd)

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                                            | Symbol                   |      | Values |      |    | Note or                                                                                                                                                                                      | Number |
|------------------------------------------------------------------------------------------------------|--------------------------|------|--------|------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|                                                                                                      |                          | Min. | Тур.   | Max. |    | Test Condition                                                                                                                                                                               |        |
| Current consumption during<br>round robin scheme running<br>VS                                       | I <sub>VS_RR</sub>       | -    | 9      | 26   | mA | Only during round<br>robin scheme is<br>running. VIO<br>connected to<br>Vregout. Incl. idle<br>consumption I <sub>vS_idle</sub>                                                              |        |
| Current consumption during communication VS                                                          | I <sub>vS_comm</sub>     | -    | 6.5    | 10.8 | mA | Valid for GPIO or iso<br>UART<br>communication.<br>Current to charge-up<br>external interface<br>components not<br>included. Incl. idle<br>consumption <i>I</i> <sub>VS_idle</sub>           |        |
| Current consumption during<br>communication only for<br>external iso UART interface<br>components VS | I <sub>VS_comm_ext</sub> | -    | -      | 6    | mA | <sup>1)</sup> $C_{isoUART\_ser} = 1 \text{ nF}$<br>$BR_{isoUART} = 2 \text{ MBits}$<br>$R_{isoUART\_ser} = 39 \Omega$<br>This consumption<br>needs to be added to<br>$I_{VS \text{ comm}}$ . |        |

1) Not subject to production test, specified by design.



## 5 Cell management unit

## 5.1 Overview

The TLE9012AQU provides the tools required for managing up to 12 cells stacked in series. It provides the following functions:

- Accurate voltage measurement
- Configurable OV/UV comparators
- Passive cell balancing
- Cell diagnosis

Additionally, other central functions take care of providing the tools to manage the module as a whole. More information can be found in **Chapter 8**.

Each cell has the same structure as shown in **Figure 6**. Additionally **Figure 6** shows how the unit is connected to the external structure. The cell voltage measurement unit contains a 16-Bit SD-ADC. It is recommend to use similar filter characteristics for the Ux+1 - Ux and Gx - Ux input filters to support a synchronous OV/UV check with both units (comparator & SD-ADC).



Figure 6 Example of internal structure for 1 cell monitoring hardware

## 5.2 Accurate cell voltage measurement

The exact voltage of each cell is necessary to estimate parameters like state of charge of the battery. The TLE9012AQU provides the necessary ADCs to accurately measure the voltage of each cell.

The voltage measurement path consists of 12 individual 16 bit delta sigma analog to digital converters, one for each cell. The use of separate ADC units enables the conversion of all 12 cell voltages simultaneously. The offset and gain errors of the converters are trimmed individually.

The AD conversion for all cells are initiated by writing the CVM\_START bit-field in the MEAS\_CTRL register. The IC has the option to enable a programmable timer  $t_{\text{CVM}\_del}$ . After receiving a command, which initiates the start of a cell voltage measurement, this timer delays the start of the cell voltage measurement. The IC's cell voltage measurement ADC samples with  $f_s$  and averages the cell voltage measurement result of each cell for the duration of  $t_{\text{CVM}}$ . If CVM is started, during the  $t_{\text{CVM}}$ , the measurement result is reset. At the end of the conversion, the CVM\_START bit-field is automatically cleared and the RESULT is available. This bit-field can be monitored by reading the respective register. The result registers can be accessed by reading the RESULT bit-field in the CVM\_0 – CVM\_11 registers.

Different measurement modes can be selected (this mode will affect all channels at once):



| Mode (CVM_BIT_WIDTH [2:0]) | Result resolution | Measuring time<br>(t <sub>cvм</sub> ) | ADC bandwidth<br>(cut-off<br>frequency) <sup>1)</sup> | FSR |
|----------------------------|-------------------|---------------------------------------|-------------------------------------------------------|-----|
| 110                        | 16 Bit            | ~4.68 ms                              | 70 Hz                                                 | 5 V |
| 101                        | 15 Bit            | ~2.34 ms                              | 140 Hz                                                |     |
| 100                        | 14 Bit            | ~1.17 ms                              | 280 Hz                                                |     |
| 011                        | 13 Bit            | ~585.1 µs                             | 560 Hz                                                |     |
| 010                        | 12 Bit            | ~292.6 µs                             | 1.12 kHz                                              |     |
| 001                        | 11 Bit            | ~146.3 µs                             | 2.24 kHz                                              |     |
| 000                        | 10 Bit            | ~73.1 µs                              | 4.48 kHz                                              |     |

#### Table 7Voltage measurement modes

1) The given cut-off frequencies are only theoretical calculations assuming 1st order averaging filter and should be used only for orientation purposes. They will neither be tested nor guaranteed.

The result is always an unsigned value. In case the result is less than 16 bits, the remaining LSBs will be set to "0". The equation to convert the value read from the RESULT bit-fields in the **CVM\_0 – CVM\_11** registers to the cell voltage is:

Cell voltage [mV] = (FSR\*1000 [mV] / (2^16)) \* RESULT

The voltage measurement unit averages the signal automatically over the entire measurement time. So the voltage measurement unit of each cell provides a built-in digital filtering for the cell voltage measurement. The reference for the primary cell voltage measurement ADCs is the internal voltage reference A.

Please note: As soon as a cell voltage measurement start command is received, any ongoing round robin schedule will be cancelled and the measurement will start after  $t_{\text{CVM}\_del}$ . After the measurement is finished, the RR task will be restarted. For more information please refer to **Chapter 8.3**.

(5.1)



## 5.2.1 Electrical characteristics

#### Table 8 Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                                   | Symbol                   | Values |                                            |       |     | Note or                                                                                                                          | Number |
|-------------------------------------------------------------|--------------------------|--------|--------------------------------------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------|--------|
|                                                             |                          | Min.   | Тур.                                       | Max.  |     | Test Condition                                                                                                                   |        |
| Cell sense inputs                                           |                          | 1      |                                            | 4     |     |                                                                                                                                  | 1      |
| CVM differential input<br>current Un                        | I <sub>Un_CVM</sub>      | 18     | 25                                         | 32    | μΑ  | during CVM<br>$V_{\text{CVM}}$ =5 V<br>$0 \le n \le 12$<br>typ. value $I_{\text{Un_CVM}}$ =<br>$V_{\text{CVM}}$ / 200 k $\Omega$ |        |
| Input leakage current Un                                    | / <sub>Un_leak</sub>     | -1.0   | 0                                          | 1.0   | μA  | 0 ≤ n ≤ 12<br>in sleep mode & in idle<br>mode                                                                                    |        |
| Timing                                                      |                          |        |                                            |       |     |                                                                                                                                  |        |
| CVM propagation delay<br>within IC                          | t <sub>CVM_prop</sub>    | 0      | -                                          | 10    | μs  | <sup>1)</sup> Propagation delay<br>between complete<br>arrival of CVM start<br>message and the<br>actual start of the CVM        |        |
| CVM start delay timer resolution                            | $t_{\rm CVM\_del\_LSB}$  | 35.1   | 36.6                                       | 38.1  | μs  | 1)                                                                                                                               |        |
| CVM start delay timer<br>maximum interval                   | t <sub>CVM_del_max</sub> | 1.09   | 1.13                                       | 1.18  | ms  | 1)                                                                                                                               |        |
| Primary voltage measure                                     | ement                    |        |                                            |       | -   | <u>"</u>                                                                                                                         | 1      |
| CVM input range                                             | V <sub>CVM</sub>         | 0      | -                                          | 5     | V   | <sup>1)</sup> Measuring $V_{cell} = V_{Un+1} - V_{Un}; 0 \le n \le 11$                                                           |        |
| CVM resolution                                              | V <sub>CVM_LSB</sub>     | -      | FSR/2 <sup>m</sup>                         | -     | V   | $^{1)}10 \le m \le 16$ ; FSR = 5 V                                                                                               |        |
| CVM ADC sampling<br>frequency                               | $f_{s\_CVM\_ADC}$        | 13.44  | 14                                         | 14.56 | MHz | 1)                                                                                                                               |        |
| CVM time                                                    | t <sub>cvm</sub>         | _      | 2 <sup>m</sup> /<br>f <sub>s_CVM_ADC</sub> | -     | S   | <sup>1)</sup> 10 ≤ m ≤ 16                                                                                                        |        |
| Maximum CVM time<br>deviation between<br>channels within IC | Dev <sub>CVM_IC</sub>    | -0.5   | -                                          | 0.5   | %   | <sup>1)</sup> deviation between<br>CVM time <i>t</i> <sub>CVM</sub> within<br>one IC                                             |        |
| Maximum CVM time<br>deviation across ICs                    | Dev <sub>CVM_chain</sub> | -4     | -                                          | 4     | %   | <sup>1)</sup> deviation between<br>CVM time t <sub>CVM</sub> over all<br>ICs                                                     |        |



## Table 8Electrical characteristics (cont'd)

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                           | Symbol                           | Values |      |      | Unit | Note or                                                                                                                                                  | Number |
|-----------------------------------------------------|----------------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|                                                     |                                  | Min.   | Тур. | Max. |      | Test Condition                                                                                                                                           |        |
| CVM relative accuracy -<br>initial <sup>2)4)</sup>  | CVM <sub>ERR_relati</sub>        | -0.9   | -    | 0.9  | mV   | 16 bit mode<br>V <sub>cell</sub> = 4.3 V<br>T <sub>j</sub> = 25°C<br>±3 sigma distribution<br>within abs. min/max<br>limits                              |        |
| CVM accuracy - initial <sup>2)4)</sup>              | CVM <sub>ERR</sub>               | -2     | -    | 2    | mV   | 14 - 16 bit mode $2.7 V \le V_{cell} \le 4.3 V$ $T_j = 25^{\circ}C$ $\pm 3$ sigma distributionwithin abs. min/maxlimitsAccuracy at tester inbackend      |        |
| CVM accuracy EOL <sup>3)4)</sup>                    | CVM <sub>ERR_EOL</sub>           | -5.8   | -    | 5.8  | mV   | 14 -16 bit mode<br>2.7 V $\leq V_{cell} \leq 4.3$ V<br>-40°C $\leq T_j \leq 125$ °C<br>±3 sigma distribution<br>within abs. min/max<br>limits            |        |
| CVM accuracy EoL - 10 Bit<br>mode <sup>1)3)4)</sup> | CVM <sub>ERR_EoL_</sub><br>10Bit | -25    | -    | 25   | mV   | 10 bit mode<br>$0.05 V \le V_{cell} \le 4.8 V$<br>$-40^{\circ}C \le T_j \le 150^{\circ}C$<br>$\pm 3$ sigma distribution<br>within abs. min/max<br>limits |        |

1) Not subject to production test, specified by design.

- 2) Initial accuracy verified by Infineon backend.
- 3) End-of-Life; according to AEC-Q100 Grade 1 Rev. H automotive qualification.
- 4) Parameters are verified during the following conditions: no NTC measurement; no iso UART communication; no AUX measurement

## 5.3 Configurable analog overvoltage/undervoltage (OV/UV) comparators

Additionally to the primary measurement path with the SD-ADC the TLE9012AQU includes also a separate analog OV/UV check (see also **Figure 6**) via comparators and a Digital-Analog-Converter (DAC). The threshold values of the comparators are configurable. Furthermore the comparator logic is averaging its checks over a time period of  $t_{comp}$ . Similar to the digital comparators used in the round robin scheme to check for OV/UV based on the primary measurement, the analog comparators check the voltage at Gx-Ux against the OV/UV thresholds stored in register OL\_OV\_THR and OL\_UV\_THR as secondary redundant OV/UV path.

This analog unit is connected to the Gx pin which also means the external filter structure is different from the primary path. The approach of the different pins avoids having potential faults violating both OV/UV check paths in the same way.



The analog OV/UV check against the thresholds happens synchronously to the digital check in every round robin scheme. Please see also round robin scheme description in **Chapter 8.3.1**.



## 5.3.1 Electrical characteristics

#### Table 9 Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                   | Symbol                 | Values  |                          |      | Unit | Note or                                                                                                                                                                  | Number |
|---------------------------------------------|------------------------|---------|--------------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|                                             |                        | Min.    | Тур.                     | Max. |      | <b>Test Condition</b>                                                                                                                                                    |        |
| Cell Gx sense inputs                        |                        |         |                          | 1    |      |                                                                                                                                                                          |        |
| Comparator differential<br>input current Gn | I <sub>Gn_comp</sub>   | -       | 7                        | 10   | μΑ   | $0 \le n \le 11$<br>during<br>comparator<br>check in round<br>robin <sup>1)</sup>                                                                                        |        |
| Analog overvoltage/under                    | voltage con            | nparato | ors                      |      |      |                                                                                                                                                                          |        |
| Comparator input range                      | V <sub>Comp</sub>      | 0       | _                        | 5    | V    | <sup>1)</sup> Measuring<br>$V_{cell} = V_{Gn} - V_{Un}$<br>$0 \le n \le 11$                                                                                              |        |
| Comparator resolution                       | V <sub>Comp_LSB</sub>  | -       | FSR/2 <sup>10</sup>      | -    | V    | <sup>1)</sup> FSR = 5 V                                                                                                                                                  |        |
| Comparator accuracy                         | COMP <sub>ERR</sub>    | -50     | -                        | 50   | mV   | $\begin{array}{l} 1 \ V < V_{cell} < 4.7 \ V \\ -40^\circ C \leq T_j \leq 150^\circ C \\ \pm 3 \ sigma \\ distribution \\ within \ abs. \\ min/max \ limits \end{array}$ |        |
| Relative comparator<br>accuracy             | COMP <sub>ERR_li</sub> | -30     | -                        | 30   | mV   | $V_{cell} = 3.6 V$<br>-40°C $\leq T_j \leq 25°C$<br>±3 sigma<br>distribution<br>within abs.<br>min/max limits                                                            |        |
| Comparator sampling frequency               | f <sub>COMP</sub>      | 1       | -                        | -    | MHz  | 1)                                                                                                                                                                       |        |
| Comparator checking time                    | t <sub>comp</sub>      | -       | $2^{10}/f_{s_{CVM_ADC}}$ | -    | μs   | 1)                                                                                                                                                                       |        |

1) Not subject to production test, specified by design.

## 5.4 Cell balancing

The TLE9012AQU IC supports passive balancing of up to 12 cells connected in series. The device contains 12 built-in MOSFET switches which can be used together with external resistors to dissipate each cell's energy, see **Figure 7**.

Balancing can be activated for each cell independently and in any combination, including all 12 channels simultaneously. The internal switches can support balancing currents of  $I_{BAL}$ . For balancing currents higher than  $I_{BAL}$ , external P channel MOSFET transistors can be used as shown in **Figure 9**.



## Cell management unit



Figure 7 Passive balancing example of Cell2

Passive balancing is initiated by the host microcontroller by writing to the **BAL\_SETTINGS** register via the UART or the iso UART interface. Writing a "1" to the ON\_1 bit-field, for instance, will turn on the passive balancing switch connected to the G1 pin and the current will start flowing. The switch remains on until a "0" is written to the ON\_1 bit-field, the IC enters the sleep state or a failure occurs (see **Chapter 8.4**).

To avoid measurement errors due to passive balancing current, the passive balancing switches can be deactivated automatically during the conversion by setting the PBOFF bit-field in the **MEAS\_CTRL** register.



#### Cell management unit



Figure 8 Timing diagram for balancing & cell voltage measurement with  $t_{CVM del}$  (PBOFF Bit = 1)

A programmable settling time  $t_{\text{CVM}_{del}}$  (bit-field CVM\_DEL) can be programmed in the **MEAS\_CTRL** register; this delays the start of the measurement after the passive balancing transistors are disabled. Please note that for a global synchronization the start of the measurement is always delayed by  $t_{\text{CVM}_{del}}$  no matter whether balancing was happening or not. Please see **Figure 8** for more details.

The TLE9012AQU includes an extended watchdog mode. In this mode, the watchdog LSB step interval changes to  $t_{WD\_EXT\_LSB}$ . With this extended timing, there is a maximum watchdog duration of  $t_{WD\_EXT\_max}$ .

During the round robin (RR) measurements, the passive balancing switches will be deactivated to avoid false detections during the round robin checks. After the RR scheme is done, the balancing will continue automatically (this is true independent of the PBOFF state). If balancing was activated before the RR starts, the RR will perform a balancing over- and undercurrent check. The balancing fault flag (one for OC and one for UC) is set in the **GEN\_DIAG** register if an overcurrent or undercurrent occurs on any cell.

The balancing function will be deactivated if one of the following errors is detected. The errors are indicated in **GEN\_DIAG**.

- Balancing error overcurrent, bit-field: BAL\_ERR\_OC. Balancing only for affected cell(s) deactivated.
- Balancing error undercurrent, bit-field: BAL\_ERR\_UC. Balancing only for affected cell(s) deactivated.
- Overvoltage error, bit-field: CELL\_OV. Balancing only for affected cell(s) deactivated.
- Undervoltage error, bit-field: CELL\_UV. Balancing only for affected cell(s) deactivated.
- Internal temperature sensor over temperature error, bit-field: INT\_OT. Balancing for all cells deactivated.
- External temperature sensor measurement error, bit-field: EXT\_OT. Balancing for all cells deactivated.
- Configuration register CRC error, bit-field: REG\_CRC\_ERR. Balancing for all cells deactivated.
- Internal IC error, bit-field: INT\_IC\_ERR. Balancing for all cells deactivated.
- Open load error, bit-field: OL\_ERR. Balancing for all cells deactivated.
- ADC error, bit-field: ADC\_ERR. Balancing for all cells deactivated.

## 5.4.1 Using external balancing switches

If the necessary current is higher than the maximum allowed internal balancing current, an external P-MOS can be used to increase the balancing current further. Assuming a proper dimensioning of the external components, all the functions remain unchanged. Please see **Figure 9** for more details. The Roc/uc resistor is

# infineon

## TLE9012AQU Datasheet

## Cell management unit

needed to support the balancing overcurrent and undercurrent diagnosis also for the external switch (see also **Chapter 5.5.2**).



Figure 9 Diagram of the cell unit using external balancing switches

## 5.4.2 Electrical characteristics

## Table 10 Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                | Symbol                |      | Values |      | Unit | Note or                           | Number |
|------------------------------------------|-----------------------|------|--------|------|------|-----------------------------------|--------|
|                                          |                       | Min. | Тур.   | Max. |      | Test Condition                    |        |
| Input leakage current<br>Gn              | / <sub>Gn_leak</sub>  | -1.0 | 0      | 1.0  | μA   | 0≤n≤11<br>in sleep & idle<br>mode |        |
| Balancing switch on-<br>state resistance | R <sub>BAL_DSON</sub> | 1.5  | 2.7    | 5.3  | Ω    | $1.5V \le V_{Cell}$               |        |

### Table 10Electrical characteristics (cont'd)

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                  | Symbol                  |      | Values |                     |    | Note or                                                                                                                                                                                                                                | Number |
|--------------------------------------------|-------------------------|------|--------|---------------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|                                            |                         | Min. | Тур.   | Max.                |    | <b>Test Condition</b>                                                                                                                                                                                                                  |        |
| Balancing current                          | I <sub>BAL</sub>        | -    | -      | 150                 | mA | $1.5V \le V_{Cell}$                                                                                                                                                                                                                    |        |
| Balancing<br>overcurrent detection<br>time | t <sub>BAL_OC_DET</sub> | -    | -      | t <sub>RR_max</sub> | ms | <sup>1)</sup> Time till a<br>balancing over<br>current must be<br>detected.<br>Equivalent to<br>max. round robin<br>cycle time (when<br>the error counter<br>is disabled which<br>is the default<br>value,<br>M_NR_ERR_BAL_<br>OC = 1) |        |

1) Not subject to production test, specified by design.



## 5.5 Cell diagnosis

The cell diagnosis are part of the round robin (see **Chapter 8.3**). The TLE9012AQU provides the necessary tools to detect a possible open load/wire of the different cell connections.

In order to help the diagnosis, the following hardware is available:

- 12x cell-specific Sigma-Delta ADC (CVM)
- 1x block measurement ADC (BVM)
- 12x diagnosis current sink (1x for each cell)



Figure 10 Current path for open load detection

## 5.5.1 Automatic open load detection

The TLE9012AQU offers the possibility to automatically detect open wires in the following pins: Ux, Gx, VS/U12P and GND.

The following steps are executed in the automatic open load detection:

- Turn off diagnosis current sinks and balancing switches (just to be sure that they are off).
- Wait for the duration set in the CVM\_DEL (register **MEAS\_CTRL**).
- Voltage measurement with all CVM in fast acquisition mode (10 bits in 75  $\mu$ s).
- Measure block voltage with BVM. This step is done simultaneously with the previous one.
- Store all 13 intermediate values (12x CVM + 1x BVM) and perform ADC check.
- Turn ON all ODD diagnosis current sinks.
- Wait for the duration set in the CVM\_DEL (register MEAS\_CTRL).
- Voltage measurement with all ODD SD-ADC.
- Turn OFF all ODD diagnosis current sinks.
- Compare ODD results.
- Turn ON all EVEN diagnosis current sinks.
- Wait for the duration set in the CVM\_DEL (register MEAS\_CTRL).
- Voltage measurement with all EVEN SD-ADC.
- Turn OFF all EVEN diagnosis current sinks.
- Store all 12 intermediate values (6x odd cell specific values + 6x even cell specific values).
- Compare EVEN results.



#### Cell management unit

This test will detect an open wire in the path marked in red on **Figure 10**. The sequence above happens automatically within every RR (see also **Chapter 8**). Once the results are available the following conclusions can be derived:

- If the wire is intact, the voltage measurements before turning on the diagnosis current sinks and after turning off again shall have only a small difference (by I<sub>OL\_DIAG</sub>\* R<sub>F</sub>). If the OL thresholds are set properly to the voltage difference, no OL fault will be indicated.
- If the wire is not connected at the cell (so an open connection between cell + / cell and the respective R<sub>F</sub> or the R<sub>F</sub> itself at U<sub>x</sub> is broken as open), the measurement comparison will result in a higher delta voltage and an OL fault will be indicated if the OL\_max threshold exceeded.
- if R<sub>F</sub> at U<sub>x</sub> is broken as a short or R<sub>BAL</sub> is broken open, the result will be a lower delta voltage and an OL fault will be indicated if OL\_min threshold exceeded.

Furthermore in order to detect an open wire on the corner wire connecting pins U12P/U12/VS or GND/U0 (or the lowest Ux if less than 12 cells are connected) with the respective cell, all CVM values retrieved during the first CVM measurement need to be added up and the sum should be compared to the BVM (ADC check). This happens automatically in RR in the CVM vs BVM check:

- If the wire connecting U12P/U12/VS or GND/U0 is open, a CVM vs BVM check fault will occur.
- Further distinction between U12P/U12/VS and GND/U0 happens via a cell voltage check (similar to UV but with hard programmed 50 mV threshold). If the lowest cell voltage result is close to zero, the fault happened at GND/U0, and if the highest cell voltage result is close to zero, the fault happened at U12P/U12/VS.
- If both errors which are described above occur (CVM vs. BVM & V\_cell < 50 mV) at the same time, the TLE9012AQU also increments the respective OL error counter.

The following diagram shows the full process and the expected voltage variations:



Figure 11 Open load detection timing diagram (no faults)



## 5.5.2 Overcurrent and undercurrent

The TLE9012AQU offers the possibility to detect over- and undercurrent during balancing. This check will be done during the round robin diagnosis for each cell were balancing was active at the start of the round robin. The check principle is similar to the open load check described in the chapter above.

During balancing, the round robin function will read the cell voltage and compare the value to the expected value (voltage difference =  $I_{BAL} * R_F$ ):

- If the difference is lower than the threshold UC\_THR (register **BAL\_CURR\_THR**), the undercurrent error counter will be incremented.
- If the difference is higher than the threshold OC\_THR (register **BAL\_CURR\_THR**), the overcurrent error counter will be incremented.

As soon as a balancing error is set in **GEN\_DIAG**, the balancing function will be disabled for the given channel. If an external PMOS is used see chapter 5.4.1.

## 5.5.3 Electrical characteristics

#### Table 11Electrical characteristics

 $V_{\rm VS}$  = 4.75 V to 60 V,  $T_{\rm j}$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                                  | Symbol                  |      | Values              | Values |    | Note or                                                                          | Number |
|------------------------------------------------------------|-------------------------|------|---------------------|--------|----|----------------------------------------------------------------------------------|--------|
|                                                            |                         | Min. | Тур.                | Max.   |    | <b>Test Condition</b>                                                            |        |
| Sink current for open load<br>diagnosis                    | I <sub>OL_DIAG</sub>    | 10   | 15                  | 18.3   | mA | $0.75 \text{ V} \leq V_{\text{cell}}$                                            |        |
| Open load                                                  |                         |      |                     | ,      |    |                                                                                  |        |
| Open load threshold<br>maximum value                       | OL <sub>thr_range</sub> | -    | 307.6               | -      | mV | <sup>1)</sup> bit-field with<br>6 bits                                           |        |
| Open load threshold<br>resolution                          | OL <sub>thr_res</sub>   | -    | FSR/2 <sup>10</sup> | -      | mV | <sup>1)</sup> FSR = 5 V                                                          |        |
| Balancing overcurrent & un                                 | dercurrent              |      | ł                   |        | 1  | 1                                                                                |        |
| Balancing overcurrent error<br>threshold maximum value     | OC <sub>thr_range</sub> | _    | 1.245               | -      | V  | <sup>1)</sup> bit-field with<br>8 bits. / <sub>OC_thr</sub> =<br>OC_THR [V] / Rf |        |
| Balancing undercurrent<br>error threshold maximum<br>value | UC <sub>thr_range</sub> | -    | 1.245               | -      | V  | <sup>1)</sup> bit-field with<br>8 bits. / <sub>UC_thr</sub> =<br>UC_THR [V] / Rf |        |
| Balancing overcurrent error threshold resolution           | OC <sub>thr_res</sub>   | -    | FSR/2 <sup>10</sup> | -      | mV | <sup>1)</sup> FSR = 5 V                                                          |        |
| Balancing undercurrent<br>error threshold resolution       | UC <sub>thr_res</sub>   | -    | FSR/2 <sup>10</sup> | -      | mV | <sup>1)</sup> FSR = 5 V                                                          |        |

1) Not subject to production test, specified by design.



## 6 Cell block voltage and auxiliary measurements

Additionally to the 12 dedicated cell voltage measurement ADCs (CVM), a 13th ADC is available to perform different auxiliary voltage measurements including a block voltage measurement (BVM) from U12P to GND. This ADC has a different reference (Reference B) than the CVM ADCs (Reference A). **Figure 12** shows how the 13th ADC is connected within the device.



Figure 12 BVM/AVM block diagram

## 6.1 Cell block voltage measurement (BVM) description

The 13th ADC can perform a block voltage measurement (BVM). This measurement can be used as ADC check of the 12 cell specific voltage measurements by comparing the sum with the BVM result. The block measurement is initiated by setting the BVM\_START bit-field in the **MEAS\_CTRL** register and starts after  $t_{\text{BVM}\_\text{prop}}$ . During the conversion time the BVM\_START bit is set ("1") and the RESULT bit-field in the **BVM** register is cleared ("0").

Please note: As soon as a block voltage measurement start command is received, any ongoing round robin schedule will be cancelled and the measurement will start immediately after  $t_{\text{BVM}\_\text{prop}}$ . After the measurement is finished, the RR task will be restarted. For more information please refer to **Chapter 8.3**.

By setting the bit-fields BVM\_START and CVM\_START (register **MEAS\_CTRL**) with the same write command, both measurements will happen simultaneously which can be useful for a plausibility comparison in the microcontroller. The conversion time can be selected similar to the CVM:



#### Table 12BVM modes

1) The given cut-off frequencies are only theoretical calculations assuming 1st order averaging filter and should be used only for orientation purposes. They will neither be tested nor guaranteed.

When the conversion is complete, the result can be read out via RESULT bit-field in the **BVM** register. The result is always an unsigned value. In case the result is less than 16 bits, only the MSBs are useful. The remaining LSBs will be set to "0" automatically.

The equation to convert the value read from the RESULT bit-field in the **BVM** register to the cell voltage is:

Block voltage [mV] = (FSR\*1000 [mV] / (2^16)) \* RESULT

## 6.2 Auxiliary voltage measurement (AVM) description

The 13th SD-ADC can also be used to measure other internal and external voltages as shown in **Figure 12**. The following AVMs are available:

- external temperature measurement of TMP 0
- external temperature measurement of TMP 1
- external temperature measurement of TMP 2
- external temperature measurement of TMP 3
- external temperature measurement of TMP 4
- miscellaneous auxiliary measurement via TMP0 pin if TMP 0 is inactive in TEMP\_CONF
- miscellaneous auxiliary measurement via TMP1 pin if TMP1 is inactive in TEMP\_CONF
- miscellaneous auxiliary measurement via TMP2 pin if TMP 2 is inactive in TEMP\_CONF
- miscellaneous auxiliary measurement via TMP3 pin if TMP 3 is inactive in TEMP\_CONF
- miscellaneous auxiliary measurement via TMP4 pin if TMP 4 is inactive in TEMP\_CONF
- diagnosis resistor R<sub>DIAG</sub> of external measurement unit

The TMP measurements happen on a cyclical basis within the round robin scheduler (see also **Chapter 8.3** and **Chapter 7**). So the measurement data will be periodically refreshed and is accessible in the corresponding result registers. Furthermore, the miscellaneous auxiliary measurements (in case the corresponding TMP is inactive) as well as the diagnosis resistor measurement must be triggered manually.

The measurement start of a manual triggered AVM happens by setting AVM\_START in the **MEAS\_CTRL** register. Which of the AVM measurements are performed can be set by the bit-field AVM\_xxxx\_MASK or R\_DIAG bit-field (register **AVM\_CONFIG**).

(6.1)



32



## 6.3 Electrical characteristics

#### Table 13 Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                   | Symbol                    | Values |                                            |       | Unit | Note or                                                                                                                                               | Number   |
|---------------------------------------------|---------------------------|--------|--------------------------------------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                             |                           | Min.   | Тур.                                       | Max.  |      | <b>Test Condition</b>                                                                                                                                 |          |
| Cell sense inputs                           |                           |        |                                            |       |      |                                                                                                                                                       |          |
| BVM input current U12P                      | I <sub>U12P_BVM</sub>     | -      | 280                                        | 400   | μA   | <sup>1)</sup> during BVM                                                                                                                              |          |
| Synchronization timing                      |                           |        |                                            |       |      |                                                                                                                                                       | <u>.</u> |
| BVM propagation delay<br>within IC          | t <sub>BVM_prop</sub>     | 0      | -                                          | 10    | μs   | <sup>1)</sup> Propagation<br>delay between<br>complete arrival<br>of BVM start<br>message and the<br>actual start of the<br>BVM                       |          |
| Block voltage measureme                     | nt                        |        |                                            |       | 1    |                                                                                                                                                       |          |
| BVM input range                             | V <sub>BVM</sub>          | 4.75   | -                                          | 60    | ۷    | ${}^{1)}V_{\rm BVM} = V_{\rm U12P} - V_{\rm GND}$                                                                                                     |          |
| BVM resolution                              | V <sub>BVM_LSB</sub>      | -      | FSR/2 <sup>m</sup>                         | -     | V    | $^{1)} 10 \le m \le 16; FSR$<br>= 60 V                                                                                                                |          |
| BVM ADC sampling<br>frequency               | f <sub>s_BVM_ADC</sub>    | 13.44  | 14                                         | 14.56 | MHz  | 1)                                                                                                                                                    |          |
| BVM time                                    | t <sub>BVM</sub>          | -      | 2 <sup>m</sup> /<br>f <sub>s_BVM_ADC</sub> | -     | S    | <sup>1)</sup> m bits 10 ≤ m ≤<br>16                                                                                                                   |          |
| Maximum BVM to CVM time deviation within IC | Dev <sub>BVM_CVM_IC</sub> | -0.5   | -                                          | 0.5   | %    | <sup>1)</sup> deviation<br>between BVM<br>time t <sub>BVM</sub> and<br>CVM time t <sub>CVM</sub><br>within one IC                                     |          |
| Maximum BVM time<br>deviation across ICs    | Dev <sub>BVM_chain</sub>  | -4     | -                                          | 4     | %    | <sup>1)</sup> deviation<br>between BVM<br>time t <sub>BVM</sub> over all<br>ICs                                                                       |          |
| BVM accuracy EoL <sup>2)</sup>              | BVM <sub>ERR</sub>        | -70    | -                                          | 70    | mV   | $^{3)}$ 14 - 16 Bit mode<br>4.75 V ≤ V <sub>BVM</sub> ≤<br>60 V<br>-40°C ≤ $T_j$ ≤ 150°C<br>±3 sigma<br>distribution<br>within abs.<br>min/max limits |          |



### Table 13 Electrical characteristics (cont'd)

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                              | Symbol                   | Values |      |      | Unit | Note or                                                                                                                                                  | Number |
|----------------------------------------|--------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|                                        |                          | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                                                                    |        |
| BVM accuracy EoL <sup>2)</sup> - 10Bit | BVM <sub>ERR_10Bit</sub> | -250   | -    | 110  | mV   | <sup>1)3)</sup> 10 Bit mode<br>4.75 V $\leq$ V <sub>BVM</sub> $\leq$<br>60 V<br>-40°C $\leq$ $T_j \leq$ 150°C<br>±3 sigma<br>distribution<br>within abs. |        |

#### Auxiliary voltage measurement

| AUX input range                    | V <sub>AUXn</sub> - V <sub>TMP_GND</sub> | 0   | -                                           | 2  | V  | $0 \le n \le 4$                                                                               |
|------------------------------------|------------------------------------------|-----|---------------------------------------------|----|----|-----------------------------------------------------------------------------------------------|
| AUX resolution                     | V <sub>AUX_LSB</sub>                     | _   | FSR/2 <sup>10</sup>                         | _  | V  | <sup>1)</sup> FSR = 2 V                                                                       |
| AUX measurement time               | t <sub>AUX</sub>                         | -   | 2 <sup>10</sup> /<br>f <sub>s_BVM_ADC</sub> | -  | S  | 1)                                                                                            |
| AUX ADC accuracy EoL <sup>2)</sup> | AUX <sub>ERR</sub>                       | -45 | -                                           | 45 | mV | 10 Bit mode<br>$0.05V \le V_{AUX} \le$<br>1.95 V<br>$-40^{\circ}C \le T_{j} \le 150^{\circ}C$ |

1) Not subject to production test, specified by design.

2) End-of-Life; according to AEC-Q100 Grade 1 Rev. H automotive qualification.

3) Parameters are verified during the following conditions: no NTC measurement; no iso UART communication; no AUX measurement

## infineon

## Temperature measurement

## 7 Temperature measurement

The TLE9012AQU has 5 inputs for measuring external temperature sensors (NTC's). To measure the resistance a current is forced through the NTC, the resulting voltage drop is measured by the 13th ADC (see **Chapter 6**).



Figure 13 External temperature measurement overview

In order to get a sufficient resistance measurement resolution independent of the resistance range, the TLE9012AQU will – as part of the round robin scheme – automatically identify which one of the four sources is the best one to use.

The measurement will be performed as part of the round robin scheme. Up to two temperature measurements can be performed in every round robin scheme. It is recommended to use the RR\_SYNC feature to trigger the round robin manually (see **Chapter 8.3.2**) in case the NTC measurement is actively used as part of it. Goal is to avoid a clash of the round robin and the CVM/BVM/AVM which would delay the round robin execution (see **Chapter 8.3.4**). Reason is that the current sources which power the NTCs are deactivated in case the round robin gets delayed due to a clash with CVM/BVM/AVM.

Results are stored in the respective registers including the information of which current source was chosen for this particular measurement. Based on this information the NTC resistance can be calculated as follows:

R NTC [Ohm] = (RESULT [LSB10]\* FSR [V] \*  $4^{INTC}$ )/( $2^{10}$  \* 320 µA) - R<sub>TMP</sub>; INTC = 0 ... 3 (used current source)

For testing the correct functionality of the temperature sensor multiplexer, pull down switches are implemented to pull each TMP input to ground. These switches can be activated by setting



#### Temperature measurement

TEMP\_MUX\_DIAG\_SEL bit-fields (register **AVM\_CONFIG**). If the pull down was active during the measurement, this will be shown by setting the respective pull-down\_x bit-field in the result register. The VALID\_x bit-fields in the same register indicate a valid (new) measurement. They are cleared after readout.

### External temperature sensor diagnostics

Overtemperature, shorted NTC, and open NTC faults are detected automatically as part of the round robin scheme of the TLE9012AQU. The short and open detection works in the following manner:

- open detected: RESULT  $\geq$  1023 [LSB10] &  $I_{\text{TMPn}_3}$  used
- short detected: RESULT  $\leq 64$  [LSB10] &  $I_{\text{TMPn}_0}$  used

The faults are indicated by the fault flag bits in the **EXT\_TEMP\_DIAG** register. An overtemperature, short, or open fault on any of the NTC inputs will set the EXT\_OT fault bit-field in the **GEN\_DIAG** register. The EXT\_OT fault bit-field is cleared by writing a "0" to this bit-field, which will also trigger a reset of the value of the **EXT\_TEMP\_DIAG** register to the reset value. The overtemperature threshold and the NTC bias current used for the overtemperature measurement can be selected in the **TEMP\_CONF** register.

Furthermore the correct functionality of the measurement unit can be checked by measuring against an internal diagnosis resistor as part of the manual AVM. The diagnosis resistor measurement will be done only via current  $I_{\text{TMP0 }2}$ .

#### Internal chip temperature

An on-chip temperature sensor provides information about the internal temperature of the TLE9012AQU near the bandgap references. The value is stored in the INT\_TEMP register. The junction temperature  $T_j$  can be calculated using the formula:

Temperature [°C] =  $-T_{int LSB}$  \* RESULT + 547.3

## 7.1 Electrical characteristics

## Table 14Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                     | Symbol               | Values |            | Unit | Note or Test Condition | Number                                                                                             |  |
|-----------------------------------------------|----------------------|--------|------------|------|------------------------|----------------------------------------------------------------------------------------------------|--|
|                                               |                      | Min.   | Тур.       | Max. |                        |                                                                                                    |  |
| Internal temperature se                       | ensors               |        |            |      | u.                     |                                                                                                    |  |
| internal temperature resolution               | T <sub>int_LSB</sub> | -      | 0.66<br>24 | -    | К                      | 1)                                                                                                 |  |
| External temperature s                        | ensors               |        |            |      | u.                     |                                                                                                    |  |
| External NTC resistor<br>measurement accuracy | NTC <sub>ERR</sub>   | -2     | -          | 2    | %                      | Accuracy of measured NTC resistance value in the range of $1.22 \text{ k}\Omega$ to 390 k $\Omega$ |  |
| External NTC resistor<br>measurement accuracy | NTC <sub>ERR</sub>   | -3     | -          | 3    | %                      | Accuracy of measured NTC resistance value in the range of $1.22 \text{ k}\Omega$ to 610 $\Omega$   |  |

(7.1)


# Temperature measurement

#### Table 14 Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                     | Symbol                                      | Values |          |       | Unit | Note or Test Condition                                                                 | Number |  |
|-----------------------------------------------|---------------------------------------------|--------|----------|-------|------|----------------------------------------------------------------------------------------|--------|--|
|                                               |                                             | Min.   | Тур.     | Max.  |      |                                                                                        |        |  |
| External NTC resistor<br>measurement accuracy | NTC <sub>ERR</sub>                          | -4.8   | -        | 4.8   | %    | Accuracy of measured NTC resistance value in the range of $610 \Omega$ to $400 \Omega$ |        |  |
| Temperature ADC<br>voltage input range        | V <sub>TMPn</sub> -<br>V <sub>TMP_GND</sub> | 0      | -        | 2     | V    | $^{1)}0 \le n \le 4$                                                                   |        |  |
| Measurement current                           | I <sub>TMPn_0</sub>                         | 307.2  | 320      | 332.8 | μA   | 0 ≤ n ≤ 4                                                                              |        |  |
| Measurement current                           | I <sub>TMPn_1</sub>                         | 76.8   | 80       | 83.2  | μA   | 0 ≤ n ≤ 4                                                                              |        |  |
| Measurement current                           | I <sub>TMPn_2</sub>                         | 19.2   | 20       | 20.8  | μA   | 0 ≤ n ≤ 4                                                                              |        |  |
| Measurement current                           | I <sub>TMPn_3</sub>                         | 4.5    | 5        | 5.5   | μΑ   | $0 \le n \le 4$                                                                        |        |  |
| Internal TMP diagnosis<br>resistor RDIAG      | R <sub>DIAG</sub>                           | 19.9   | -        | 31.9  | kΩ   |                                                                                        |        |  |
| Pull-down switch on-<br>state resistance      | R <sub>PD_DSON</sub>                        | -      | -        | 400   | Ω    |                                                                                        |        |  |
| Source selection<br>overflow threshold        | TH <sub>Src_overflo</sub>                   |        | 100<br>0 |       |      | 1)                                                                                     |        |  |
| Source selection<br>underflow threshold       | TH <sub>Src_underfl</sub>                   |        | 200      |       |      | 1)                                                                                     |        |  |
| External components                           |                                             |        |          |       |      |                                                                                        |        |  |

# NTC filter capacitor $C_{\text{TMPn}}$ – – 10 nF $^{1)}0 \le n \le 4$

1) Not subject to production test, specified by design.

infineon

**Housekeeping functions** 

# 8 Housekeeping functions

# 8.1 Functional description

This chapter describes several functions required to function the TLE9012AQU.

These functions are:

- watchdog and wake-up function
- round robin scheme triggering diagnosis checks cyclically
- Emergency Mode (EMM) & ERR pin function

# 8.2 Watchdog and wake-up function

The TLE9012AQU has a watchdog implemented that if not triggered correctly will transfer the part to sleep mode. If the device is in sleep mode, it needs to receive a wake-up signal in order to trigger the wake-up procedure to enter normal operation.

In the following these two functions will be detailed.

#### 8.2.1 Watchdog counter

A watchdog counter is implemented that must be exercised by regular iso UART or UART communication in order to keep the TLE9012AQU in normal mode. If the watchdog expires, the device will enter sleep mode. The watchdog counter is a 7 bit unsigned down counter. The value of the counter (WD\_CNT, register WDOG\_CNT) after a reset is 0x7Fh. The counter is decremented with a clock of either  $t_{WD}$  or  $t_{EXT_WD}$  depending on the setting of the EXT\_WD bit-field (register OP\_MODE) (see Chapter 5.4).

The WD\_CNT value must be written to a value > 0 by either the UART or iso UART interface before the watchdog counter reaches 0. Otherwise the device will revert to sleep mode which includes disabling balancing as soon as the watchdog has timed out.

Additionally the **WDOG\_CNT** register contains a main counter (MAIN\_CNT) which is a free-running 9 bit up counter clocked with a  $t_{MAIN_CNT}$ . This signal is derived from the main oscillator of the TLE9012AQU. The content of this counter can be checked by the host microcontroller in order to verify the value of the main oscillator frequency.

# 8.2.2 Sleep mode and wake-up function

In sleep mode the power dissipation of the receiver logic is very low. However, the TLE9012AQU will continue to monitor all the communication interfaces (iso UART and UART) waiting for a wake-up sequence. Please note that a wake-up via UART/GPIO is possible if voltage at VIO pin >  $V_{VIO th UV_{rise}}$ .

The wake-up sequence is a alternating sequence (with frequency  $f_{WAKEUP}$ ) to be sent by the bus master's iso UART/UART interface.

After  $n_{\text{WAKE\_det}}$  complete periods are detected, the device will trigger a wake-up and will require a wake-up time  $t_{\text{WAKE}}$  before standard datagrams can be processed. The default direction of the interface where the wake-up signal was detected will be configured as RX (receive) until the device enters sleep mode again. The default direction of the other interface will be configured as TX (transmit) until the device enters sleep mode again.

After  $t_{WAKE}$  the device will start generating a wake-up signal at the TX interface to wake up the next device.

Please keep in mind that the wake-up signal will be propagated through the entire network.



# **Housekeeping functions**



Figure 14 Wake-up signals

Approximately 1 ms after the cells are being connected to the device it will be able to detect a wake-up signal and trigger a wake-up.

# 8.2.3 Wake-up procedure

After the wake up following default settings will be used:

- The watchdog counter will be set to the max. value: 0x7F.
- The iso UART node ID will be set to 0.
- The internal checks will be started to be ready for measurements.
- Depending what triggered the wake-up:
  - Round robin sleep time-out: Round robin will be restarted. After RR is finished, the part will go immediately into sleep mode.
  - EMM signal received: Signal will also be generated. After the signal has been sent, the part will go immediately into sleep mode.
  - Wake-up signal received: Signal will also be generated.

If the wake-up reason is a wake-up signal, the device will stay awake and wait for enumeration.

The enumeration procedure is started by the microcontroller. After a wake-up signal has been sent through the chain, all the devices are numbered as "#0", and in this status the devices will not forward any iso UART messages except for EMM signals.

The microcontroller will send (from either the IFH or IFL interfaces) a write command to device ID#0 changing the ID from #0 to #1. With this, the first device in the chain is already numbered as #1. Since it is no longer #0, the first device in the chain will forward the messages further in the chain; therefore the microcontroller can again send a write command to device ID#0 changing the ID from #0 to #2. Now the second device is already numbered as #2. This task must be continued until the message is received by the opposite interface on the microcontroller side (Ring mode: if the first message was sent from IFL that will be IFH or vice versa). The last device in the chain must be marked as final node.

Please note that the numbering in the chain must always be consecutive, starting with the lowest number next to the master of the chain. Otherwise there is a potential risk of clash in the communication bus.

# 8.2.4 Electrical characteristics



#### **Housekeeping functions**

#### Table 15 **Electrical characteristics**

 $V_{VS}$  = 4.75 V to 60 V,  $T_i$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                               | Symbol                  | Values     |            |        | Unit    | Note or                                                                                                                                       | Number |
|-----------------------------------------|-------------------------|------------|------------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------|
|                                         |                         | Min.       | Typ. Max.  |        | _       | Test Condition                                                                                                                                |        |
| Wake-up function                        | 1                       | 1          | 1          |        | - #     |                                                                                                                                               | 1      |
| Wake-up signal frequency                | f <sub>WAKEUP</sub>     | 48         | 50         | 1040   | kHz     | -                                                                                                                                             |        |
| Device wake-up time                     | t <sub>wake</sub>       | 200        | 370        | 500    | μs      | 48 kHz wake-up<br>frequency from first<br>falling edge of the<br>input pattern to the<br>first edge of the<br>propagated wake-up<br>sequence. |        |
| Wake-up - number of<br>detected periods | n <sub>WAKE_det</sub>   | 4          | -          | 8      | periods | -                                                                                                                                             |        |
| Wake-up - length in periods             | n <sub>wake</sub>       | 8          | _          | 8      | periods | -                                                                                                                                             |        |
| Watchdog counter                        |                         |            |            |        | L.      |                                                                                                                                               |        |
| Watchdog interval step                  | t <sub>WD_LSB</sub>     | 14.5       | 16         | 17.8   | ms      | <sup>1)</sup> EXT_WD = 0                                                                                                                      |        |
| Watchdog interval step -<br>extended    | t <sub>wd_ext_lsb</sub> | 13.5       | 15.07      | 17     | min     | <sup>1)</sup> EXT_WD = 1                                                                                                                      |        |
| Watchdog maximum<br>interval            | t <sub>WD_max</sub>     | 1.8        | 2.03       | 2.3    | S       | <sup>1)</sup> EXT_WD = 0                                                                                                                      |        |
| Watchdog maximum<br>interval - extended | t <sub>WD_EXT_max</sub> | 28.9       | 31.9       | 35.5   | h       | <sup>1)</sup> EXT_WD = 1                                                                                                                      |        |
| Main counter                            | 1                       | 1          |            | 1      |         | 1                                                                                                                                             | 1      |
| Main counter interval step              | t <sub>count_LSB</sub>  | 281        | 292.5<br>7 | 305    | μs      | 1)                                                                                                                                            |        |
| Main counter maximum<br>interval        | t <sub>count_max</sub>  | 144.03     | 149.8      | 156.03 | ms      | 1)                                                                                                                                            |        |
| 1) Not subject to production t          | est, specified          | l by desig | 'n.        |        |         |                                                                                                                                               |        |

ŀ ., sp g

#### 8.3 **Round robin**

The TLE9012AQU provides the necessary logic to perform a round robin scheduling scheme to trigger internal diagnostics to check for possible faults. Furthermore the round robin (RR) scheduling triggers the external (via connected NTC) and internal temperature measurement.

In normal mode the device will run the round robin schedule cyclically. The next chapters discussing the RR scheduler and its tasks. During sleep mode, the device has the possibility to wake-up periodically for a short time to apply one RR scheme. RR during sleep mode is described in **Chapter 8.3.3**.

#### 8.3.1 **Round robin tasks**

The round robin performs the following tasks:

Internal temperature measurement & overtemperature check ٠

40

#### **Housekeeping functions**



- Compensation calculations
- Check of block voltage (BVM) vs. sum of all cell voltages (CVM) including needed measurements
- Check of all cells overvoltage
- Check of all cells undervoltage
- Open load detection
- External NTC resistance measurement (2 channels at each RR)
- Balancing diagnosis via over- & undercurrent check (if balancing was activated at start of RR scheme)

The **Figure 15** shows the different tasks and the timing of the round robin in more detail.



Figure 15 RR task timing diagram

The following sections will describe the tasks in more detail:

#### Internal temperature measurement

During this check, the internal temperature will be measured with the 13th ADC (10 bit mode), and the result will be compared to the configured threshold (INT\_OT\_THR, register INT\_OT\_WARN\_CONF). Furthermore, the result will be copied into the related INT\_TEMP register.

#### **Compensation calculation**

During this phase the necessary compensation measurements for the compensation are performed and the compensation is calculated.

#### **ADC error check**

A cell voltage measurement will be performed for each cell. Furthermore a block voltage measurement will be performed with the 13th ADC simultaneously to the cell voltage measurement. Both results will be compared for a plausibility check. If the comparison fails, the fault counter for the ADC error will be incremented. After NR\_ERR (register **RR\_ERR\_CNT**) consecutively fails, the ADC\_ERR bit will be set in the **GEN\_DIAG** register. Please note: The results of the measurements are not stored in the CVM and BVM results register to avoid overriding valid and more precise (e.g. 16 bit measured) results.

#### Cell overvoltage and undervoltage check

The results from above (measured as part of the ADC error check) will also be used to check for over- and undervoltage with a digital comparator. Simultaneously also the analog comparators (described in **Chapter 5.3**) will check the voltage from Gx - Ux for over- and undervoltage. If the voltage of any cell is above the programmed threshold on the **OL\_OV\_THR** register, identified either by the digital or the analog comparator, the fault counter will be incremented. Consecutive errors > NR\_ERR (register **RR\_ERR\_CNT**) will set the fault bit in the **GEN\_DIAG** register and the affected cell will be displayed in the corresponding **CELL\_OV** 



#### Housekeeping functions

register. The same applies for any detected undervoltage (measurement result lower than programmed threshold on **OL\_UV\_THR** register).



Figure 16 OR function of over- & undervoltage detection check

#### Pin fine open load diagnosis

The open load detection check is also part of the round robin scheme, please see **Chapter 5.5.1** for more details. If the check fails, the fault counter for the individual open load diagnosis will be incremented. After NR\_ERR (register **RR\_ERR\_CNT**) consecutively fails, the respective open load error bit will be set in the **GEN\_DIAG** register.

#### External resistance measurement via NTC

During this check, the external resistance will be measured with the 13th ADC (10 bit mode) and the result will be compared to the configured threshold (EXT\_OT\_THR, register **TEMP\_CONF**). Furthermore the result will be copied into the related **EXT\_TEMP\_0** – **EXT\_TEMP\_4** registers and the valid bit will be set to "1" after a new result is available.

#### Balancing diagnosis via overcurrent and undercurrent check

The TLE9012AQU performs also a balancing overcurrent and undercurrent check as part of the round robin for each cell were the balancing function was active at the start of OV/UV check. Please see **Chapter 5.5** for more details. If the checks fails, the fault counter for the individual balancing diagnosis will be incremented. After NR\_ERR (register **RR\_ERR\_CNT**) consecutively fails, the respective balancing error bit will be set in the **GEN\_DIAG** register.

Please note: It is recommend to mask the fault counter for the balancing overcurrent diagnosis in the **RR\_CONFIG** register, so that a balancing diagnosis error gets triggered after the first detection. Reason is the potentially high current in case of an balancing overcurrent. If the fault counter is active (not masked) the individual balancing error counters will be reset as soon as balancing of the corresponding cell gets deactivated. But if balancing gets deactivated for all channels and an individual balancing error counter was already up-counted (but >= NR\_ERR) the up-counted error counter value will be kept.

# 8.3.2 Round robin schedule (during normal operation)

The round robin schedule will be executed during normal operation. The task will be executed always directly after the wake-up procedure. **Figure 17** shows the RR timing and usual duration after wake-up. After the wake-up the RR is executed cyclically. RR\_CNT (register **RR\_CONFIG**) is available to define the wait time between the RR cycles. The **RR\_CONFIG** can be written by the external microcontroller. The RR\_CNT counter (register **RR\_CONFIG**) has to be between given limits to ensure that internal diagnostics are triggered in a



#### **Housekeeping functions**

reasonable time frame. The RR\_CNT counter will be set back to the value RR\_CNT (register **RR\_CONFIG**) as soon as the RR started.



Figure 17 RR wake-up timing

In order to allow a user configurable filter function before a fault in the **GEN\_DIAG** register is set, certain consecutive number of faults can be allowed by setting the threshold  $n_{\text{ERROR}}$  (bit-field: NR\_ERR, register **RR\_ERR\_CNT**). Each possible fault has a counter  $cnt_{\text{ERROR_x}}$  which is pre-configured to 0. Every time a fault is detected, the counter of the corresponding fault will be incremented. The corresponding fault will be set in the **GEN\_DIAG** register if the counter of that fault is >  $n_{\text{ERROR}}$  (bit-field: NR\_ERR). Furthermore if the fault is not masked out in the **FAULT\_MASK** register, the device will go into emergency mode (and trigger an EMM signal ). If no fault is detected during a RR cycle, the corresponding counter will be set back to 0. Alternatively the corresponding counter will also be set back as soon as the corresponding fault bit in the **GEN\_DIAG** register is reset by the host controller.

The counters (*cnt*<sub>ERROR\_x</sub>) will keep their status while going into sleep mode or coming out of it and will only be reset like described above in normal mode.

In order to reduce power consumption and since the external temperature measurement takes quite a long time, an additional counter  $cnt_{ET}$  is implemented. The counter is preset to  $n_{ET}$  (bit-field: NR\_EXT\_TEMP\_START). The counter is decremented with each RR. If the counter reaches zero, an external temperature measurement will be triggered for two channels and the counter will be set to  $n_{ET}$  again. The time to charge the NTC and its capacitor (optional) is called Tsettle. Figure 18 shows the round robin timing including Tsettle for the external temperature measurement.



Figure 18 RR timing (assuming 4 active external temperature sensors)

In order to re-synchronize the RR tasks of all the devices in the system and with other sub-tasks like cell voltage measurement, a RR\_SYNC bit-field (register **RR\_CONFIG**) is available. If this bit-field is set, the round robin scheme will be executed every time the watchdog is reloaded with a write command into the WD\_CNT bit-field; in addition, the internal RR counter will also be set back to RR\_CNT. It is recommended - especially if the



#### Housekeeping functions

NTC resistance measurement is used - to use that function to synchronize all temperature measurements. The following **Figure 19** shows how to make sure that the NTCs are charged up correctly when using this function.



Figure 19 RR\_SYNC in conjunction with  $T_{\text{settle}}$  (assuming 4 active external NTC sensor channels)

The following diagram shows an extract of the typical RR flow to give a better understanding of the fault checking and EMM generation:

# **Housekeeping functions**





Figure 20 Extract of RR flow to show GEN\_DIAG setting and EMM generation

# 8.3.3 Round robin schedule (during sleep mode)

During sleep mode no internal or external checks are performed but the device includes a feature to wake-up periodically from sleep mode to perform one RR scheme. After the RR scheme is performed and no error in the **GEN\_DIAG** is set the device will go back to sleep mode immediately. The function is off by default and can be switched on by setting the RR\_SLEEP\_CNT bit-field (register **RR\_ERR\_CNT**). This bit-field defines the time between two wake-up cycles. If a wake-up signal arrives during the periodical wake-up in sleep mode, the part will go immediately to into normal mode.

**Figure 21** shows the typical timing in sleep mode. Please note: After the RR scheme is performed and an error in the **GEN\_DIAG** is set the device will either send an EMM signal and will go back to sleep mode after the EMM was transmitted or set the ERR pin signal active and go back to sleep mode after  $t_{WD_max}$ 

Please note as the RR is the first RR after the wake up no external temperature measurement is performed see Figure 24.



#### **Housekeeping functions**



Figure 21 Round robin timing

# 8.3.4 Prioritization of round robin and manual measurement triggering

The manual triggering of a measurement and the measurements which happen cyclically via the round robin scheduler need to be aligned/prioritized since they are partly using the same physical units.

The timing of manually triggered measurements can be critical, especially for the CVM and BVM measurement. The better the measurements are synchronized globally within a battery system, the more accurate are the SoC/SoH models in the microcontroller. Furthermore the synchronization of the CVM and BVM within a device guarantees an accurate measurement comparison. Therefore the manually triggered measurements of CVM and BVM have priority over the RR scheduler and start immediately (see also **Chapter 5.2**, **Chapter 6.1** and **Chapter 8.3**). **Figure 22** illustrates the various scenarios for the CVM and BVM measurements and how these are processed. Please note that the RR scheduler duration  $t_{RR\_duration}$  depends on the chosen CVM\_DEL configuration.

The manually triggered AVM measurement and the cyclically triggered RR work with the same principle as the CVM/BVM. So the AVM has priority over the RR. The only difference is that the AVM does not include a CVM\_DEL. The AVM measurements are happening sequentially in the same order as defined in the **AVM\_CONFIG** register from LSB to MSB. If BVM and AVM started at the same time only BVM is executed.

As shown in the figures, the lock measurement bit-field (LOCK\_MEAS, register **GEN\_DIAG**) is introduced to prevent multiple triggers by the microcontroller while a measurement is happening and to prevent overriding the RR continuously.

If the temperature measurement within the round robin is used it is recommended to use the RR\_SYNC feature to trigger the round robin manually (see **Chapter 8.3.2**). Goal is to avoid a clash of the round robin and the CVM/BVM/AVM which would delay the round robin execution. Reason is that the current sources which power the NTCs are deactivated in case the round robin gets delayed due to a clash with CVM/BVM/AVM.







Figure 22 Timing and priority of CVM/BVM and RR measurements



#### **Housekeeping functions**

# 8.3.5 Electrical characteristics

#### Table 16 Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                                             | Symbol                        | Values |                     |      | Unit | Note or                                              | Number |  |
|-------------------------------------------------------|-------------------------------|--------|---------------------|------|------|------------------------------------------------------|--------|--|
|                                                       |                               | Min.   | Тур.                | Max. |      | <b>Test Condition</b>                                |        |  |
| OV/UV detection                                       | 1                             | 1      | U                   | 1    | ł    |                                                      |        |  |
| OV/UV threshold resolution                            | V <sub>OVUV_thr_re</sub>      | -      | FSR/2 <sup>10</sup> | -    | V    | <sup>1)</sup> 10 bit, FSR =5 V                       |        |  |
| OV/UV threshold range                                 | V <sub>OVUV_thr_ra</sub>      | 0      | -                   | 5    | V    | <sup>1)</sup> Cell 0 to Cell 11                      |        |  |
| Round robin counter                                   | -                             |        |                     |      |      |                                                      |        |  |
| RR minimum interval                                   | t <sub>RR_min</sub>           | 6.7    | 7.1                 | 7.4  | ms   | 1)                                                   |        |  |
| RR maximum interval                                   | t <sub>RR_max</sub>           | 149    | 155.7               | 163  | ms   | <sup>1)</sup> 7 bit counter                          |        |  |
| RR interval step                                      | t <sub>RR_LSB</sub>           | 1.12   | 1.17                | 1.22 | ms   | 1)                                                   |        |  |
| RR sleep maximum interval                             | t <sub>RR_sleep_ma</sub>      | 155    | 170.5               | 190  | h    | <sup>1)</sup> 10 bit counter                         |        |  |
| RR sleep interval step                                | t <sub>RR_sleep_LS</sub><br>в | 9      | 10                  | 11.2 | min  | 1)                                                   |        |  |
| RR scheme duration                                    | t <sub>RR_duration</sub>      | -      | 1                   | 2    | ms   | <sup>1)</sup> default setting for<br>PBOFF & CVM_DEL |        |  |
| CRC check cyclic interval                             | $t_{\rm CRC\_check}$          | 47     | 49.15               | 52   | ms   | 1)                                                   |        |  |
| Error counter                                         | n <sub>ERROR</sub>            | 0      | -                   | 7    | -    | <sup>1)</sup> 3 bit counter                          |        |  |
| current source activation<br>for NTC before RR starts | T <sub>settle</sub>           | 38.4   | 40                  | 41.6 | ms   | 1)                                                   |        |  |

1) Not subject to production test, specified by design.

# 8.4 Emergency mode (EMM) and ERR pin function

Two functions are implemented in TLE9012AQU to signal that an fault occurred:

- Emergency mode (EMM)
- ERR pin function

# 8.4.1 Emergency mode (EMM)

In case of an detected error, the TLE9012AQU can go into emergency mode (EMM). In this mode, all communication interfaces (IFH, IFL) will generate an emergency signal that can be detected by the transceiver device so that the transceiver can enable its ERRQ pin to forward the error detection to the host controller. The following chapters describe this procedure in more detail.

If the chain is in sleep mode, the devices contiguous to the affected one will first recognize the EMM signal as wake-up signal and will trigger a standard wake-up procedure. After the device is awake, the EMM signal will still be present. Therefore, if  $n_{\text{EMM}\_\text{dect}\_\text{wake-up}}$  are detected after wake-up, it will interpret it as an EMM signal (no standard wake-up anymore) and trigger EMM transmitting mode (by extending the signal to  $n_{\text{EMM}}$ ).



#### **Housekeeping functions**



Figure 23 EMM signals during sleep mode



The EMM signal will arrive at the transceiver from both sides (top and bottom) in case of a chain being in sleep mode. After the EMM signal is transmitted, the devices will go back into sleep mode.

# Figure 24 EMM during sleep mode

If the chain is in normal operation (i.e. communicating, measuring, etc.), a communication mode (MoT or MoB) is already defined. The affected device will also start transmitting the EMM signal. However, since the chain is already configured for either MoT or MoB communication, the contiguous devices will show either a TX interface or a RX interface. If the contiguous device shows a TX interface, the EMM will not be forwarded.



#### **Housekeeping functions**

Therefore, the EMM signal will follow the path that shows the RX interface back to the microcontroller. The following figure shows an EMM communication in case of MoB/MoT configuration:



Figure 25 EMM signals during normal operation



# **Housekeeping functions**



Figure 26 EMM during MoB/MoT configuration

The following possible faults can trigger the EMM mode:

- Overvoltage in 1 or more cells detected
- Undervoltage in 1 or more cells detected
- External temperature fault in 1 or more channels detected
- Open load in any Ux/Gx detected
- Overcurrent balancing error detected
- Undercurrent balancing error detected
- ADC cross-check error
- Internal temperature fault detected
- Register CRC check fault detected
- Internal IC error

All the faults above can trigger the EMM, however there is the possibility to mask any of them out by using the **FAULT\_MASK** register. The faults still show up in the **GEN\_DIAG** register and are therefore accessible even if they are masked out for an EMM trigger. **Figure 27** shows how the masking and EMM triggering works.



#### **Housekeeping functions**



Figure 27 Masking function for EMM and ERR

After the EMM signal is transmitted, the part will go into sleep mode or back to normal mode again depending on which mode it was in before the EMM signal was transmitted.

The fault information in the **GEN\_DIAG** register will not be lost by going into sleep mode. Only if the battery is disconnection, the information will be lost. Please note that the **GEN\_DIAG** fault bits are latching and can only be reset by the microcontroller or if U12P is not supplied.

During the next round robin cycle after a fault was detected, the device will go again into EMM if the microcontroller did not reset the fault bit in the **GEN\_DIAG** register or masked the EMM via the **FAULT\_MASK** register in the meantime.

Please note: In case the internal IC error check (bit-field: INT\_IC\_ERR) routine detects an error during wake-up the LOCK\_MEAS bit remains set and there is no round robin execution hence there is no EMM triggering happening at all.

# 8.4.2 ERR pin function

Additionally to the EMM mode, the TLE9012AQU has an ERR pin available. This pin is intended to be used in non-transceiver based setups (e.g. for only a few number of cells).

• ERR function as counterpart to the EMM signal with a similar functionality

Please note the pin levels are either GND (low) or VS (high).

# **ERR function**

The ERR pin function can be enabled by setting the ERR\_PIN bit-field. Enabling the ERR pin function disables the EMM signal via iso UART. After detecting a fault that leads to an emergency signal (see also **Figure 27**), the pin will go high. The following possible faults can trigger the ERR pin function (same as in EMM mode):

#### Housekeeping functions



- Overvoltage in 1 or more cells detected
- Undervoltage in 1 or more cells detected
- External temperature fault in 1 or more channels detected
- Open load in any Ux/Gx detected
- Overcurrent balancing error detected
- Undercurrent balancing error detected
- ADC cross-check error
- Internal temperature fault detected
- Register CRC check fault detected
- Internal IC error

All the faults above can trigger the ERR pin function, there is the possibility to mask any of them out by using the **FAULT\_MASK** register similar to the EMM signal. The faults still show up in the **GEN\_DIAG** register and are therefore accessible even if they are masked out for an ERR/EMM trigger. **Figure 27** shows how the masking and ERR/EMM triggering works.

Once the ERR pin function has been triggered, the pin will stay high until all the faults above are cleared by clearing the faults in the **GEN\_DIAG** register actively by the microcontroller. The microcontroller can stop this behavior by masking out the detected fault in the **FAULT\_MASK** register. During sleep mode the ERR pin is set to low. Please note that the error information in the **GEN\_DIAG** register will still be available after sleep mode, hence if the device exits sleep mode, the ERR pin will go high again if the non-masked error is still existing. Please see **Figure 28** for more details.



Figure 28 ERR pin function

# 8.4.3 Electrical characteristics

#### Table 17Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter            | Symbol           |      | Values |      | Unit | Note or        | Number |
|----------------------|------------------|------|--------|------|------|----------------|--------|
|                      |                  | Min. | Тур.   | Max. |      | Test Condition |        |
| Emergency mode EMM   | -                |      |        |      |      |                | •      |
| EMM signal frequency | f <sub>EMM</sub> | 48   | 50     | 52   | kHz  | 1)             |        |



# Housekeeping functions

#### Table 17 Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                             | Symbol                            | Values                    |      |                 | Unit    | Note or                                                                                              | Number |  |
|-----------------------------------------------------------------------|-----------------------------------|---------------------------|------|-----------------|---------|------------------------------------------------------------------------------------------------------|--------|--|
|                                                                       |                                   | Min.                      | Тур. | Max.            |         | Test Condition                                                                                       |        |  |
| Number of periods to<br>detect EMM signal - straight<br>after wake-up | N <sub>EMM_dect_w</sub><br>ake-up | 4                         | -    | 4               | periods | <sup>1)</sup> number of periods;<br>valid while IC is<br>forwarding wake-up<br>signal                |        |  |
| Number of periods to<br>detect EMM signal - idle<br>mode              | n <sub>EMM_dect</sub>             | 16                        | -    | 16              | periods | <sup>1)</sup> number of periods;<br>valid while IC is in idle<br>mode and not<br>enumerated (ID = 0) |        |  |
| Length in periods of EMM signal                                       | n <sub>EMM</sub>                  | 32                        | -    | 32              | periods | 1)                                                                                                   |        |  |
| ERR pin function                                                      |                                   |                           |      |                 |         |                                                                                                      |        |  |
| Functional range of ERR pin<br>function                               | V <sub>ERR</sub>                  | 4.75                      | -    | V <sub>VS</sub> | V       | $V_{\rm VS} \le 20  \rm V$                                                                           |        |  |
| Source current                                                        | I <sub>SOURCE</sub>               | -                         | -    | 1               | mA      | current capability of<br>pin additionally to<br>R_pull-down<br>(= 100 kΩ) current                    |        |  |
| Activated output voltage                                              | V <sub>ERR</sub>                  | V <sub>VS</sub> -<br>0.25 | -    | -               | V       | current capability<br>1 mA + current for<br>R_pulldown = 100 kΩ                                      |        |  |

1) Not subject to production test, specified by design.



# General Purpose Input / Output (GPIO)

# 9 General Purpose Input / Output (GPIO)

The TLE9012AQU has 4 GPIO pins (GPIO0/1, PWM0/1) which provide a versatile input/output interface. The GPIO0/1 pins have a double function and can be used as UART interface; if the UART is used, the GPIO functionality is deactivated. If the GPIO0/1 pins are not used as UART interface (wake-up received via iso UART interface), they can be configured as a digital input or a digital output. The setting as well as the monitoring of the data can be handled in the GPIO register.

Furthermore, the PWM0/1 can either be configured as standard GPIO (digital in/out) interface or as PWM output. The configuration of PWM0/1 must also be performed in the **GPIO** register. The PWM functionality can be configured via the **GPIO\_PWM** register.

For the electrical characteristics of the GPIO please see the electrical characteristics of UART in **Table 18** since UART and GPIO is the same physical pin.

infineon

**Communication interfaces** 

# 10 Communication interfaces

# 10.1 Physical layer

The TLE9012AQU supports two types of physical layers: UART-based and iso UART-based. Both are point-topoint communication protocols and can be used to communicate between the microcontroller in the system and the different slaves.

Each TLE9012AQU contains four different units:

- iso UART IFH
- iso UART IFL
- UART HS
- UART LS

In the following chapters each of these units will be described.



Figure 29 Typical communication block for TLE9012AQU

# 10.1.1 UART communication unit

The UART communication is logic-voltage-based. The voltage level for this communication is defined by the voltage between VIO to GND.

Due to the necessary GND connection the UART interface cannot be used for interblock communication if the devices are stacked (not galvanically isolated). Therefore the UART unit is intended to be used in systems where a few number of cells need to be controlled (no sensing IC stacking) as direct sensing IC to microcontroller communication interface. UART supports a communication speed of  $BR_{GPIO}$ 

UART communication needs only 1 pin on the TLE9012AQU side since it has already integrated a logic controller which fulfills the function of switching between Tx and Rx mode. In a typical UART connection can be seen with 2 pins on the microcontroller side.

The UART LS unit is connected to the GPIO0 pin, and the UART HS unit is connected to the GPIO1 pin. These pins have a double function. During sleep mode, these pins will stay in low power RX mode. If a wake-up signal is detected through the GPIOx pins and the voltage at VIO is higher than the V<sub>VIO th UV rise</sub>, the TLE9012AQU will



#### **Communication interfaces**

configure the GPIO pin as UART. Furthermore it starts a wake-up procedure (as shown in **Chapter 8.2.3**) configured as MoB (see also **Chapter 10.2.1**) if the wake-up signal came through GPIO0 (UART LS) or MoT if the wake-up signal came through GPIO1 (UART HS). The GPIOx function will be disabled until the next wake-up cycle. On the other side, if the wake-up signal is detected through an iso UART pin, GPIOx will remain as standard IO and the UART function will be disabled until the next wake-up cycle.

If a wake-up signal is detected at the UART LS, the wake-up signal will be generated at the iso UART IFLH interface as soon as the device enters the idle mode. If a wake-up signal is detected at the UART HS, the wake-up signal will be generated at iso UART IFL interface as soon as the device enters the idle mode.

Please note: In case of communication via UART the logic level of the UART pin in default state shall be static "1".

The only difference between UART and iso UART communication is the physical layer. On higher levels (OSI model), UART and iso UART are equal.

In low voltage systems the ERR pin function is recommended for fault communication to the microcontroller. **Figure 30** shows a typical low voltage application including the ERR pin functionality.



Figure 30 Typical 12 V application including ERR function

# 10.1.2 Communication Bus (iso UART) unit

The iso UART is an Infineon-proprietary point-to-point communication bus with a dedicated protocol. Every TLE9012AQU node, except the first and the last node in the chain, is connected to two neighboring TLE9012AQU devices via two physical links: high side interface (IFH) and low side interface (IFL).

The iso UART is based on differential bus lines. Both the high and low side interfaces are able to drive the differential lines (TX mode), and both have a differential receiver circuit (RX mode). The bus timing protocol determines which of the interface modules is allowed to drive the bus lines.

The iso UART physical layer is a  $\pm V_{VDDC}$  edge detection based interface suitable for capacitive coupling as well as inductive coupling. This interface can offer the required galvanic isolation as well as the robustness to guarantee error free communication between the different CSCs in the battery system.

The iso UART physical layer will forward all messages (except if ID is #0 or the device is in sleep mode) coming in to the opposite side; i.e. if a device was woken up through the IFL, any message coming from the IFL will be forwarded through to the IFH. Also the message will be analyzed by the internal logic. Once the message CRC



#### **Communication interfaces**

has been checked, the IC compares the NODE\_ID with the message ID and processes the message if the IDs are matching.

The iso UART communication physical layer supports wake-up and EMM communication as described in **Chapter 8**.

The TLE9012AQU can also support a mixed system where the first interface is UART and the rest are iso UART. In this mode, the first IC needs to be woken-up by UART (see **Chapter 10.2**).

#### **Communication interfaces**

# infineon

# 10.1.3 Electrical characteristics

# Table 18 Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter                             | Symbol                            |                         | Values | ;                      | Unit   | Note or<br>Test Condition                                            | Number |
|---------------------------------------|-----------------------------------|-------------------------|--------|------------------------|--------|----------------------------------------------------------------------|--------|
|                                       |                                   | Min.                    | Тур.   | Max.                   |        |                                                                      |        |
| GPIO physical layer                   | 1                                 |                         |        | IL                     |        | I                                                                    | L.     |
| GPIO input threshold<br>voltage LOW   | V <sub>GPIO_th_LOW</sub>          | -                       | -      | V <sub>VIO</sub> * 0.3 | V      | -                                                                    |        |
| GPIO input threshold<br>voltage HIGH  | V <sub>GPIO_th_HIGH</sub>         | V <sub>VIO</sub> * 0.7  | -      | -                      | V      | -                                                                    |        |
| GPIO output voltage LOW               | V <sub>GPIO_LOW</sub>             | 0                       | -      | 0.45                   | V      | I <sub>GPIO</sub> ≤5 mA                                              |        |
| GPIO output voltage HIGH              | V <sub>GPIO_HIGH</sub>            | V <sub>VIO</sub> - 0.45 | _      | V <sub>VIO</sub>       | V      | I <sub>GPIO</sub> >= -5 mA                                           |        |
| UART to iso UART<br>propagation delay | t <sub>UART_isoUART</sub><br>_del | -                       | 25     | 100                    | ns     | propagation<br>delay from UART<br>to iso UART                        |        |
| GPIOn output current                  | I <sub>GPIOn</sub>                | -5                      | _      | 5                      | mA     | current<br>capability of<br>GPIO output;<br>0≤n≤1                    |        |
| External capacitance on<br>GPIOn      | C <sub>GPIOn</sub>                | -                       | -      | 30                     | pF     | $^{1)}0 \le n \le 1$                                                 |        |
| GPIO bitrate                          | BR <sub>GPIO</sub>                | 1.45                    | 2      | 2.1                    | Mbit/s | -                                                                    |        |
| iso UART physical layer               |                                   |                         |        | - <b>I</b>             |        |                                                                      |        |
| iso UART current threshold<br>LOW     | I <sub>isoUART_th_LO</sub>        | -6.75                   | -4.5   | -2.25                  | mA     | $(I_{IFx_H} - I_{IFx_L}) / 2$                                        |        |
| iso UART current threshold<br>HIGH    | I <sub>isoUART_th_HI</sub><br>GH  | 2.25                    | 4.5    | 6.75                   | mA     | (I <sub>IFx_H</sub> - I <sub>IFx_L</sub> ) / 2                       |        |
| Transceiver R <sub>on</sub> @100 mA   | R <sub>ON</sub>                   | _                       | 22     | _                      | Ω      | -                                                                    |        |
| iso UART propagation<br>delay         | t <sub>isoUART_prop_</sub><br>del | -                       | 25     | 100                    | ns     | <sup>2)</sup> propagation<br>delay from IFH to<br>IFL and IFL to IFH |        |
| iso UART bitrate                      | BR <sub>isoUART</sub>             | 1.45                    | 2      | 2.1                    | Mbit/s | -                                                                    |        |
| External series capacitor value       | C <sub>SER</sub>                  | 0.95                    | 1      | 1.05                   | nF     | 1)3)                                                                 |        |
| External series resistor<br>value     | R <sub>SER</sub>                  | 37.05                   | 39     | 40.95                  | Ω      | 1)3)                                                                 |        |

1) Not subject to production test, specified by design.

2) Tested with our standard external circuit ( $C_{SER}$ ,  $R_{SER}$ )

3) External RC network needs to be adjusted depending on the application constraints (i.e. cable length)



#### **Communication interfaces**

# 10.2 Bus topology

The TLE9012AQU offers the possibility to work in different configurations:

- Master on Top/Master on Bottom
- Ring mode

# 10.2.1 Master on Top/Master on Bottom (MoT/MoB)

In this mode, the master ( $\mu$ C) is always on the top or bottom of the chain; the TLE9012AQU will be connected on one side to the master (using the transceiver IC) and on the other side to the next TLE9012AQU in the chain. The next node will also have two connections to the previous neighbor and the next neighbor.

For an MoT topology, the requests will always be forwarded from the IFH to the IFL through the chain. Also for the MoB the requests will be forwarded from the IFL to the IFH. For the response message, the responding device will set both interfaces as TX. Further on, the rest of the chain will forward the message. Some nodes will need to switch their interfaces from TX to RX and RX to TX (this change in the iso UART interfaces is automatically controlled by the internal logic).

For power-balanced communication, the final node needs a termination network. **Figure 31** shows the termination network. The termination network is not required for proper functionality of the device itself.



Figure 31 iso UART termination network

# **Communication interfaces**





Network architecture for Master on Bottom configuration (simplified) Figure 32

In case of a Master on Top configuration, the master of the chain will send the wake-up signal through the IFL, and the first device in the chain will receive it through the IFH. For a Master on Bottom topology, the master is sending messages through the IFH and the devices in the chain are receiving them through the IFL.

The topology MoT or MoB can be selected depending on which interface is used for receiving the wake-up signal. After a wake-up procedure is completed, a bit will be set in the GEN\_DIAG register showing an MoT or MoB topology and this bit will remain fixed until the next wake-up cycle.

The MoT or MoB topology defines the main function (RX or TX mode) of each interface as follows:

| Topology  | iso UART<br>interface | Sleep mode   | Idle interface<br>status | EMM mode or<br>response mode |
|-----------|-----------------------|--------------|--------------------------|------------------------------|
| Master on | IFH                   | Low power RX | ТХ                       | ТХ                           |
| Bottom    | IFL Low power RX RX   |              | RX                       | ТХ                           |
|           |                       |              | Γ                        |                              |
| Master on | IFH                   | Low power RX | RX                       | ТХ                           |
| Тор       | IFL                   | Low power RX | ТХ                       | ТХ                           |



# **Communication interfaces**



Figure 33 Network architecture for Master on Top configuration (simplified)

# 10.2.2 Ring topology

The TLE9012AQU offers the possibility to connect all the devices in a system by using the so called ring topology. This topology is very similar to MoB or MoT, but the last node in the chain is as well connected to the master through a second transceiver iso UART interface. In this case no termination network is required.

When using a ring topology the host controller may wake-up the chain by using either UART HS or UART LS. Once the wake-up signal is sent, the direction must be kept until the next wake-up cycle.

The requests will be forwarded through the chain respecting the direction set by wake-up. The master (microcontroller) will receive again the request from the opposite interface confirming that the full chain has no connections problem.

On the other side, the responses will be forwarded in both directions from the responding node. In this case, if the chain has no connection problems, the master will receive the same response from both interfaces.

The ring topology has significant advantages in terms of system availability under fault conditions.

If one of the connections is lost inside the chain, all the parts after this open wire will be separated from the master. In this case, the microcontroller will recognize that there is a problem if after the open wire no response from any node is received. Communication can be still achieved if following steps are considered. The microcontroller has to wait until the watchdog of the lost devices reaches underflow and go into sleep mode. The microcontroller needs to set the transceiver IC into sleep mode. Afterwards, the master can start a new wake-up procedure from the opposite interface to contact the lost devices. This would mean the BMS has



#### **Communication interfaces**

then two sub-chains (MoT and MoB) which need to be alternately accessed (Transceiver IC needs to send into sleep mode to switch between MoT and MoB configuration). Please remember that in this case the numbering of the nodes in each of the sub-chains needs to be consecutive again to avoid any clashes in the communication.

Please note that since in this case the network is changed, balanced communication power consumption can not be guaranteed anymore.



Figure 34 Network architecture for Ring mode configuration (simplified)

# **10.3** Frame description

The communication (UART or iso UART) frame structure is different for read and write operations. This is due to the fact that a data read request contains less information than a write request. Every request and response contains always a CRC that is checked on the TLE9012AQU on every incoming message. In addition, for every outgoing message a CRC is calculated and sent along with the response. A CRC is calculated over the full message length.

# 10.3.1 Request frames

There are 5 type of requests from the master:

#### **Communication interfaces**



- Write single register command
- Read single register command
- Read multiple registers command
- Broadcast write command
- Broadcast (BC) read single register command

The write single register command fulfills the function of writing data in one 16 bit register of one device while the read single register command is used to read the data of one 16 bit register of one device e.g. the voltage measurement result of one cell. The reading multiple registers command makes it possible to read multiple registers of one device, e.g. all 12 voltage measurement results of one device. Please see Chapter 12 for more information.

Additionally a broadcast (BC) command can be used to communicate with all ICs in the chain – either with a BC read single register command to read data from the same register of all ICs, or with a BC write single register command to write data to the same register of all ICs in the chain. A typical command could be setting or reading a timer for all devices with one single command. By using ID=63 the master can initiate a broadcast command.

Please note: Please use only BC write commands to write into the MULTI\_READ\_CFG register if more than one device is connected in a chain.



Figure 35 shows the typical incoming requests from the master:

**Communication master's possible requests** Figure 35

#### Synchronization frame

The sync frame is necessary to start the communication with a defined scheme. The sync recognition is edge triggered and recognizes the 0 -> 1 -> 0 -> 1 scheme. **Figure 36** shows the required fixed synchronization frame.



Synchronization frame Figure 36

# infineon

**Communication interfaces** 

# ID frame

The ID frame fulfills two functions. The MSB defines the kind of command: 1 means it is a write command while 0 means it is a read command. The next six bits represent the ID of the device the master wants to address. On the other side, all bits 1 in a row in the ID-Frame indicate a broadcast command. Furthermore the ID #0 is a special ID where no frames are forwarded to the next IC (see **Chapter 8.2**). Theoretically this means a maximum of 62 devices can be connected to one master; however only 20 devices are tested and guaranteed.



# Figure 37 ID frame

# Address frame

The address frame represents the register that the master wants to either write or read data. Please see **Chapter 12** for more information on read multiple registers with one command.



# Figure 38 Address frame

# CRC frame

As shown in Figure 35, cyclic redundancy check (CRC) status is evaluated by the TLE9012AQU.

For both the read and write request frames, a 8-bit CRC is calculated over the complete message length. The CRC code is based on an 8-bit polynomial G(z) = z8 + z5 + z3 + z2 + z + 1. The TLE9012AQU calculates the CRC for incoming requests and compares it with the one included in the message. If the calculated CRC and the one in the message do not match, the device refuses to answer. Therefore the master would then run into a time-out and realize that the communication failed.



# Figure 39 CRC frame

# 10.3.2 Reply frames

There are 6 different types of reply frames:

- Write reply frame single register
- Read reply frame single register
- Read reply frame multiple registers
- Broadcast write reply frame
- Broadcast read single register reply frame

Nevertheless the different reply frames contain only two different frame structures. One register writing reply frame or different types of reading reply frames.

#### **Communication interfaces**





Figure 40 Slave's reply frames structures

#### Write reply frame

Since the entire register writing process is CRC-protected, there is no need for a detailed acknowledge frame. Therefore the writing reply frame is kept as short as possible to minimize communication-based power consumption and time. In case there is no message CRC error detected by the addressed device, it will send a write reply frame back. This means if the master does not get a write reply frame back after sending a write command, either the addressed device detected a CRC error or the connection is lost completely. The write reply frame contains the information shown in **Figure 41** and **Table 20**. Please see also **Chapter 12** for more information what needs to be considered when writing to registers.



Figure 41 Slave's write reply frame

| Bit | Data | Status Information                                                                                          |
|-----|------|-------------------------------------------------------------------------------------------------------------|
| 3   | 0    | No fault indicated in <b>GEN_DIAG</b> register                                                              |
|     | 1    | At least one fault is indicated in <b>GEN_DIAG</b> register                                                 |
| 4   | 0    | Register address for write command valid                                                                    |
| 1   |      | Register address for write command NOT valid                                                                |
| 5   | 0    | Write command was successful                                                                                |
|     | 1    | Write command was NOT successful (only checked for CRC protected registers, see also <b>Chapter 8.3.1</b> ) |

| Table 20 | Write reply | y frame status | information |
|----------|-------------|----------------|-------------|
|          |             |                |             |

In case of a BC write command, each device in the chain will switch RX and TX units after successful writing. Then the last device in the chain (identified by setting the FN-Bit in the **CONFIG** register) sends a reply frame after successful register writing. That frame will be transported through the full chain back to the master if all device in between did switch RX and TX due to a successful writing. If the master receives the reply frame, it is confirmed that the BC write request was successful.

The CRC code is based on an 3-bit polynomial G(z) = z3 + z + 1

#### **Communication interfaces**



#### **Read reply frame**

There are three different read requests. Depending on the request the reply frames sent by the CSC devices are different. A single register read reply frame looks exactly like shown in **Figure 40**. A multiple registers read reply frame looks like the one shown in **Figure 40** but the CSC device sends such a frame once for each register which is part of the multiple register reading command. The ID will stay constant while the address, the data and the CRC will be different for each message frame.

The BC command reply messages working in the same manner. A BC read for a single register will generate a reply message frame like in **Figure 40** transmitted from the device in the chain with ID #1, followed by the device with the ID #2 with a similar frame and so on. Each response frame will have the corresponding ID of the device which is answering, plus the register address (which will be the same for all Nodes).

# 10.4 Chain timing

The chain timing is shown in **Figure 42**. The pass through time for each node is  $t_{isoUART_prop_del}$ . This means the microcontroller is still sending while the beginning of the message is already back at the microcontroller in ring mode.

There is a reply delay  $t_{reply\_delay}$  implemented to make sure that all nodes can change their TX/RX direction properly before their reply frame is send.



Figure 42 Timing

#### **Communication interfaces**



# **10.4.1** Electrical characteristics

# Table 21 Electrical characteristics

 $V_{VS}$  = 4.75 V to 60 V,  $T_j$  = -40°C to +150°C, all voltages with respect to GND, positive current flowing into pin (unless otherwise specified)

| Parameter        | Symbol             | Symbol N |      | Values |    | Note or               | Number |
|------------------|--------------------|----------|------|--------|----|-----------------------|--------|
|                  |                    | Min.     | Тур. | Max.   |    | <b>Test Condition</b> |        |
| Delay timing     |                    |          |      |        |    |                       |        |
| Reply delay time | $t_{reply\_delay}$ | 0        | 1.7  | 3      | μs | 1)                    |        |

Reply delay time $l_{reply_delay}$ 01) Not subject to production test, specified by design.



#### **Built-in diagnosis features**

# **11** Built-in diagnosis features

This chapter provides a summary of the built-in diagnosis features of the TLE9012AQU. Furthermore it references to the related registers and bit-fields. There are four different types of diagnosis mechanisms implemented in the TLE9012AQU:

- Periodically triggered diagnosis mechanisms via round robin (please see also chapter **Chapter 8.3**)
- Periodically triggered diagnosis mechanisms with a fixed hardware cycle (please see below)
- Continuous hardware monitoring diagnosis (please see also chapter **Chapter 4.5** and **Chapter 10.3**)
- Manually triggerable diagnosis mechanisms (please see also chapter Chapter 7)

The following **Table 22** gives an overview of each built-in diagnosis mechanism mapped to one of the four types from above.

| Error                                            | Register        | Bit-field   | State                                                                        |  |  |  |  |  |  |
|--------------------------------------------------|-----------------|-------------|------------------------------------------------------------------------------|--|--|--|--|--|--|
| Periodically triggered mechanism via round robin |                 |             |                                                                              |  |  |  |  |  |  |
| Balancing overcurrent                            | GEN_DIAG        | BAL_ERR_OC  | IC remains in normal mode.<br>Balancing for affected cell(s)<br>deactivated. |  |  |  |  |  |  |
| Balancing undercurrent                           | GEN_DIAG        | BAL_ERR_UC  | IC remains in normal mode.<br>Balancing for affected cell(s)<br>deactivated. |  |  |  |  |  |  |
| Cell overvoltage                                 | GEN_DIAG        | CELL_OV     | IC remains in normal mode.<br>Balancing for affected cell(s)<br>deactivated. |  |  |  |  |  |  |
| Cell undervoltage                                | GEN_DIAG        | CELL_UV     | IC remains in normal mode.<br>Balancing for affected cell(s)<br>deactivated. |  |  |  |  |  |  |
| Internal overtemperature error                   | GEN_DIAG        | INT_OT      | IC remains in normal mode.<br>Balancing deactivated                          |  |  |  |  |  |  |
| External temperature sensor error                | GEN_DIAG        | EXT_OT      | IC remains in normal mode.<br>Balancing deactivated                          |  |  |  |  |  |  |
| Open load detection (for all Ux/Gx)              | GEN_DIAG        | OL_ERR      | IC remains in normal mode.<br>Balancing deactivated                          |  |  |  |  |  |  |
| ADC result (CVM vs. BVM) comparison error        | GEN_DIAG        | ADC_ERR     | IC remains in normal mode.<br>Balancing deactivated                          |  |  |  |  |  |  |
| Periodically triggered mechanism with fixe       | ed hardware cyc | le          |                                                                              |  |  |  |  |  |  |
| Register CRC error                               | GEN_DIAG        | REG_CRC_ERR | IC remains in normal mode.<br>Balancing deactivated                          |  |  |  |  |  |  |
| Internal IC error                                | GEN_DIAG        | INT_IC_ERR  | IC remains in normal mode.<br>Balancing deactivated.                         |  |  |  |  |  |  |
| Continuous hardware monitoring diagnosi          | S               |             |                                                                              |  |  |  |  |  |  |
| VREGOUT overcurrent                              | GEN_DIAG        | UV_SLEEP    | IC goes to sleep mode                                                        |  |  |  |  |  |  |
| Internal supply undervoltage                     | GEN_DIAG        | UV_SLEEP    | IC goes to sleep mode                                                        |  |  |  |  |  |  |
| VIO undervoltage                                 | GPIO            | VIO_UV      | IC remains in normal mode                                                    |  |  |  |  |  |  |

#### Table 22 Summary of built-in diagnosis mechanisms



#### **Built-in diagnosis features**

#### Table 22 Summary of built-in diagnosis mechanisms

| Error                                                                  | Register   | Bit-field             | State                                                                    |
|------------------------------------------------------------------------|------------|-----------------------|--------------------------------------------------------------------------|
| Incoming communication CRC error                                       |            |                       | IC remains in normal mode.<br>Interfaces changed to<br>default direction |
| Oscillator drift error detection                                       |            |                       | IC goes to sleep mode                                                    |
| Manually triggerable diagnosis mechanism                               | S          |                       | <u>.</u>                                                                 |
| NTC source error check via R <sub>DIAG</sub> measurement               |            | RESULT                |                                                                          |
| Internal temperature MUX error via internal pull down switches         | AVM_CONFIG | TEMP_MUX_DI<br>AG_SEL |                                                                          |
| External short of neighboring TMP pins via internal pull down switches | AVM_CONFIG | TEMP_MUX_DI<br>AG_SEL |                                                                          |

#### Built-in diagnosis with fixed hardware cycle

There are additional internal checks implemented in the TLE9012AQU. First of all the registers with the following addresses are CRC protected:  $01_H$ ,  $02_H$ ,  $03_H$ ,  $04_H$ ,  $05_H$ ,  $08_H$ ,  $09_H$ ,  $0A_H$ ,  $14_H$ ,  $15_H$ ,  $17_H$ ,  $36_H$ ,  $38_H$ ,  $3A_H$ . Additionally the internal IC data (e.g. ADC trimming values) is also ECC protected. The register CRC check as well as the internal data check is executed with a fixed hardware cycle time  $t_{CRC\_check}$  independent of the round robin scheme interval time.

Please note: The register CRC error as well as the internal IC error do not have an error counter.

Registers



# 12 Registers

# 12.1 Registers overview

**Table 23** gives an overview over all registers of the TLE9012AQU. Register fields labelled "RES" (reserved for future use) are as the name indicates reserved for potential future use. When writing into a register, the "RES" part of the register must always be written with "0". The same applies for read only bit-fields. When reading, the contents of the "RES" fields should be masked out since the value is not defined.

- r = read access
- w = write access
- wo = write access only one time
- h = the IC hardware can change the contents of the field
- rocw = read only, clear bit by writing a "0" to the respective bit position
- rocwl = read only, clear bit by writing a "0", linked register is reset to default state
- rocr = read only, clearing bit by reading

| Register Short Name                       | Register Long Name                                                 | <b>Offset Address</b> | <b>Reset Value</b> |  |  |  |
|-------------------------------------------|--------------------------------------------------------------------|-----------------------|--------------------|--|--|--|
| Registers overview, Registers description |                                                                    |                       |                    |  |  |  |
| PART_CONFIG                               | Partitioning config (supplied in sleep)                            | 01 <sub>H</sub>       | 0800 <sub>H</sub>  |  |  |  |
| OL_OV_THR                                 | Cell voltage thresholds (supplied in sleep)                        | 02 <sub>H</sub>       | FFFF <sub>H</sub>  |  |  |  |
| OL_UV_THR                                 | Cell voltage thresholds (supplied in sleep)                        | 03 <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| TEMP_CONF                                 | Temperature measurement configuration (supplied in sleep)          | 04 <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| INT_OT_WARN_CONF                          | Internal temperature measurement configuration (supplied in sleep) | 05 <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| RR_ERR_CNT                                | Round Robin ERR counters (supplied in sleep)                       | 08 <sub>H</sub>       | 0002 <sub>H</sub>  |  |  |  |
| RR_CONFIG                                 | Round Robin configuration (supplied in sleep)                      | 09 <sub>H</sub>       | 8024 <sub>H</sub>  |  |  |  |
| FAULT_MASK                                | ERR pin / EMM mask (supplied in sleep)                             | 0A <sub>H</sub>       | 3400 <sub>H</sub>  |  |  |  |
| GEN_DIAG                                  | General diagnosis (supplied in sleep)                              | 0B <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| CELL_UV                                   | Cell voltage supervision warning flags UV (supplied in sleep)      | 0C <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| CELL_OV                                   | Cell voltage supervision warning flags OV<br>(supplied in sleep)   | 0D <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| EXT_TEMP_DIAG                             | External overtemperature warning flags (supplied in sleep)         | 0E <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| DIAG_OL                                   | Diagnosis OPENLOAD (supplied in sleep)                             | 10 <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| REG_CRC_ERR                               | REG_CRC_ERR (supplied in sleep)                                    | 11 <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| OP_MODE                                   | Operation mode                                                     | 14 <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| BAL_CURR_THR                              | Balancing current thresholds                                       | 15 <sub>H</sub>       | 00AC <sub>H</sub>  |  |  |  |
| BAL_SETTINGS                              | Balance settings                                                   | 16 <sub>H</sub>       | 0000 <sub>H</sub>  |  |  |  |
| AVM_CONFIG                                | Auxiliary Voltage Measurement Configuration                        | 17 <sub>H</sub>       | 001C <sub>H</sub>  |  |  |  |

#### Table 23 Register Overview

Registers



| Register Short Name | Register Long Name                  | Offset Address  | <b>Reset Value</b> |
|---------------------|-------------------------------------|-----------------|--------------------|
| MEAS_CTRL           | Measurement control                 | 18 <sub>H</sub> | 0021 <sub>H</sub>  |
| CVM_0               | Cell voltage measurement 0          | 19 <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_1               | Cell voltage measurement 1          | 1A <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_2               | Cell voltage measurement 2          | 1B <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_3               | Cell voltage measurement 3          | 1C <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_4               | Cell voltage measurement 4          | 1D <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_5               | Cell voltage measurement 5          | 1E <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_6               | Cell voltage measurement 6          | 1F <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_7               | Cell voltage measurement 3          | 20 <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_8               | Cell voltage measurement 8          | 21 <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_9               | Cell voltage measurement 9          | 22 <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_10              | Cell voltage measurement 10         | 23 <sub>H</sub> | 0000 <sub>H</sub>  |
| CVM_11              | Cell voltage measurement 11         | 24 <sub>H</sub> | 0000 <sub>H</sub>  |
| BVM                 | Block voltage measurement           | 28 <sub>H</sub> | 0000 <sub>H</sub>  |
| EXT_TEMP_0          | Temp result 0                       | 29 <sub>H</sub> | 0000 <sub>H</sub>  |
| EXT_TEMP_1          | Temp result 1                       | 2A <sub>H</sub> | 0000 <sub>H</sub>  |
| EXT_TEMP_2          | Temp result 2                       | 2B <sub>H</sub> | 0000 <sub>H</sub>  |
| EXT_TEMP_3          | Temp result 3                       | 2C <sub>H</sub> | 0000 <sub>H</sub>  |
| EXT_TEMP_4          | Temp result 4                       | 2D <sub>H</sub> | 0000 <sub>H</sub>  |
| EXT_TEMP_R_DIAG     | Temp result R Diagnose              | 2F <sub>H</sub> | 0000 <sub>H</sub>  |
| INT_TEMP            | Chip temperature                    | 30 <sub>H</sub> | 0000 <sub>H</sub>  |
| MULTI_READ          | Multiread command                   | 31 <sub>H</sub> | 0000 <sub>H</sub>  |
| MULTI_READ_CFG      | Multiread Configuration             | 32 <sub>H</sub> | 0000 <sub>H</sub>  |
| BAL_DIAG_OC         | Passive bal. diagnosis OVERCURRENT  | 33 <sub>H</sub> | 0000 <sub>H</sub>  |
| BAL_DIAG_UC         | Passive bal. diagnosis UNDERCURRENT | 34 <sub>H</sub> | 0000 <sub>H</sub>  |
| CONFIG              | Configuration                       | 36 <sub>H</sub> | 0000 <sub>H</sub>  |
| GPIO                | General purpose input / output      | 37 <sub>H</sub> | 0000 <sub>H</sub>  |
| GPIO_PWM            | PWM settings                        | 38 <sub>H</sub> | 0000 <sub>H</sub>  |
| ICVID               | IC version and manufacturing ID     | 39 <sub>H</sub> | C101 <sub>H</sub>  |
| MAILBOX             | Mailbox register                    | 3A <sub>H</sub> | 0000 <sub>H</sub>  |
| CUSTOMER_ID_0       | Customer ID                         | 3B <sub>H</sub> | 0000 <sub>H</sub>  |
| CUSTOMER_ID_1       | Customer ID                         | 3C <sub>H</sub> | 0000 <sub>H</sub>  |
| WDOG_CNT            | Watchdog counter                    | 3D <sub>H</sub> | 007F <sub>H</sub>  |

# Table 23Register Overview (cont'd)
# 12.1.1 Registers description

Partitioning config (supplied in sleep)

## PART\_CONFIG

PART\_CONFIG

| 45       |             | 40 | 4.4  | 40                                                                                                                                                                                              | 0                                                                                                                                                                                                      | 0                                                    | 7                                          | 0                                       | -                           |         | 0       | 0         | 4       | 0       |
|----------|-------------|----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------|-----------------------------------------|-----------------------------|---------|---------|-----------|---------|---------|
| 15       |             | 12 |      |                                                                                                                                                                                                 | 9                                                                                                                                                                                                      |                                                      | /                                          |                                         | 5<br>= N +                  | 4       | 3       |           |         |         |
|          | RES         | 1  | EN_* | EN_*                                                                                                                                                                                            | EN_*                                                                                                                                                                                                   | EN_*                                                 | EN_*                                       | EN_*                                    | EN_*                        | EN_*    | EN_*    | EN_*      | EN_*    | EN_*    |
|          | rwh         |    | r    | rw                                                                                                                                                                                              | rw                                                                                                                                                                                                     | rw                                                   | rw                                         | rw                                      | rw                          | rw      | rw      | rw        | rw      | rw      |
| Field    | Bits        |    | Туре | Des                                                                                                                                                                                             | criptio                                                                                                                                                                                                | on                                                   |                                            |                                         |                             |         |         |           |         |         |
| RES      | 15:1        | 2  | rwh  | <b>Res</b><br>000                                                                                                                                                                               | <b>Reserved for future use</b><br>00000 <sub>B</sub> , not defined (default)                                                                                                                           |                                                      |                                            |                                         |                             |         |         |           |         |         |
| EN_CELL1 | <b>1</b> 11 |    | r    | Ena<br>Plea<br>1 <sub>B</sub>                                                                                                                                                                   | <b>Enable cell monitoring for cell 11</b><br>Please note: Cell 11 must be connected<br>1 <sub>P</sub> , cell attached (default)                                                                        |                                                      |                                            |                                         |                             |         |         |           |         |         |
| EN_CELL1 | .0 10       |    | rw   | Ena<br>Plea<br>0 <sub>B</sub><br>1 <sub>B</sub>                                                                                                                                                 | <b>Enable cell monitoring for cell 10</b><br>Please note: Cells must be connected consecutively starting from cell 1:<br>0 <sub>B</sub> , no cell attached (default)<br>1 <sub>D</sub> . cell attached |                                                      |                                            |                                         |                             |         |         | cell 11   |         |         |
| EN_CELLS | 9           |    | rw   | Ena<br>Plea<br>0 <sub>B</sub><br>1 <sub>B</sub>                                                                                                                                                 | i <b>ble ce</b><br>ase not<br>, no<br>, cel                                                                                                                                                            | <b>ll mon</b> i<br>ce: Cells<br>cell att<br>l attach | <b>itoring</b><br>s must l<br>ached<br>ned | g <b>for ce</b> l<br>be conr<br>(defaul | <b>ll 9</b><br>nected<br>t) | consec  | utively | ' startir | ng from | cell 11 |
| EN_CELL8 | 8 8         |    | rw   | Ena<br>Plea<br>0 <sub>B</sub><br>1 <sub>B</sub>                                                                                                                                                 | i <b>ble ce</b><br>ase not<br>, no<br>, cel                                                                                                                                                            | <b>ll mon</b> i<br>ce: Cells<br>cell att<br>l attach | <b>itoring</b><br>s must l<br>ached<br>ned | g <b>for ce</b> l<br>de conr<br>(defaul | <b>ll 8</b><br>nected<br>t) | consec  | utively | startir   | ng from | cell 11 |
| EN_CELL7 | 7           |    | rw   | Ena<br>Plea<br>0 <sub>B</sub><br>1 <sub>B</sub>                                                                                                                                                 | <b>Enable cell monitoring for cell 7</b><br>Please note: Cells must be connected consecutively starting from cell 1<br>$0_B$ , no cell attached (default)<br>$1_B$ , cell attached                     |                                                      |                                            |                                         |                             |         | cell 11 |           |         |         |
| EN_CELL6 | 6           |    | rw   | <b>Enable cell monitoring for cell 6</b><br>Please note: Cells must be connected consecutively starting from cell 0 <sub>B</sub> , no cell attached (default)<br>1 <sub>B</sub> , cell attached |                                                                                                                                                                                                        |                                                      |                                            |                                         |                             | cell 11 |         |           |         |         |
| EN_CELLS | 5           |    | rw   | Ena<br>Plea<br>0 <sub>B</sub><br>1 <sub>B</sub>                                                                                                                                                 | i <b>ble ce</b><br>ase not<br>, no<br>, cel                                                                                                                                                            | <b>ll mon</b><br>ce: Cells<br>cell att<br>l attach   | <b>itoring</b><br>s must l<br>ached<br>ned | g <b>for ce</b> l<br>de conr<br>(defaul | <b>ll 5</b><br>nected<br>t) | consec  | utively | ' startir | ng from | cell 11 |

Offset

01<sub>H</sub>



**Reset Value** 

0800<sub>H</sub>



# Registers

| Field    | Bits | Туре | Description                                                                                                                                                                                                                                                   |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN_CELL4 | 4    | rw   | $\begin{array}{l} \textbf{Enable cell monitoring for cell 4} \\ Please note: Cells must be connected consecutively starting from cell 11 \\ \textbf{0}_{B} \qquad , no cell attached (default) \\ \textbf{1}_{B} \qquad , cell attached \end{array}$          |
| EN_CELL3 | 3    | rw   | $\begin{array}{l} \textbf{Enable cell monitoring for cell 3} \\ \textbf{Please note: Cells must be connected consecutively starting from cell 11} \\ \textbf{0}_{B} \qquad , no cell attached (default) \\ \textbf{1}_{B} \qquad , cell attached \end{array}$ |
| EN_CELL2 | 2    | rw   | $\begin{array}{l} \textbf{Enable cell monitoring for cell 2} \\ Please note: Cells must be connected consecutively starting from cell 11 \\ \textbf{0}_{B} \qquad , no cell attached (default) \\ \textbf{1}_{B} \qquad , cell attached \end{array}$          |
| EN_CELL1 | 1    | rw   | $\begin{array}{l} \textbf{Enable cell monitoring for cell 1} \\ Please note: Cells must be connected consecutively starting from cell 11 \\ \textbf{0}_{B} \qquad , no cell attached (default) \\ \textbf{1}_{B} \qquad , cell attached \end{array}$          |
| EN_CELLO | 0    | rw   | Enable cell monitoring for cell 0Please note: Cells must be connected consecutively starting from cell 11 $0_B$ , no cell attached (default) $1_B$ , cell attached                                                                                            |

OL\_OV\_THR

| OL_OV_THR                                   | Offset          | Reset Value       |
|---------------------------------------------|-----------------|-------------------|
| Cell voltage thresholds (supplied in sleep) | 02 <sub>H</sub> | FFFF <sub>H</sub> |
|                                             |                 |                   |

| 15         | 10 | 9 |   |   |     |     |     |   |   |   | 0 |
|------------|----|---|---|---|-----|-----|-----|---|---|---|---|
|            | 1  |   | 1 | 1 | 1 1 |     | T   | 1 | 1 | I | 1 |
| OL_THR_MAX |    |   | 1 |   |     | ov_ | THR |   | 1 |   |   |
| rw         |    | 1 | 1 |   | L L | r   | w   | 1 |   |   |   |

| Field      | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                       |
|------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OL_THR_MAX | 15:10 | rw   | Openload maximum voltage drop threshold (LSB10)6 bit (LSB10) to define the maximum threshold for the voltage dropwhile OL-diagnosis ( $I_{OL_DIAG}$ * Rf). If dropvoltage > OL_thr_max, the OLxbit of channel x is set.11 1111 <sub>B</sub> , threshold (default)                                                                 |
| OV_THR     | 9:0   | rw   | Overvoltage fault threshold (LSB10)<br>10 bit overvoltage fault threshold. Battery input voltages (U0 to U11)<br>are tested for overvoltage with given value. OV Error is detected and<br>indicated in GEN_DIAG register if cell voltage is HIGHER than OV fault<br>threshold.<br>11 1111 1111 <sub>B</sub> , threshold (default) |

# Registers

# OL\_UV\_THR

| OL_UV_ <sup>.</sup><br>Cell volt | THR<br>age thresholds (supp | lied in sle | ep) | Offset<br>03 <sub>H</sub> |    |     | Reset Value<br>0000 <sub>H</sub> |
|----------------------------------|-----------------------------|-------------|-----|---------------------------|----|-----|----------------------------------|
| 15                               |                             | 10          | 9   |                           |    |     | 0                                |
|                                  | OL_THR_MIN                  |             |     |                           | UV | THR |                                  |
|                                  | rw                          |             |     |                           | I  | ſW  |                                  |

| Field      | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                |
|------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OL_THR_MIN | 15:10 | rw   | <b>Openload minimum voltage drop threshold (LSB10)</b><br>6 bit (LSB10) to define the minimum threshold for the voltage drop<br>while OL-diagnosis ( <i>I</i> <sub>OL_DIAG</sub> * Rf). If voltage drop < OL_thr_min, the OLx<br>bit of channel x is set.<br>00 0000 <sub>B</sub> , threshold (default)                                    |
| UV_THR     | 9:0   | rw   | <b>Undervoltage fault threshold (LSB10)</b><br>10 bit undervoltage fault threshold. Battery input voltages (U0 to U11)<br>are tested for undervoltage with given value. UV Error is detected and<br>indicated in GEN_DIAG register if cell voltage is LOWER than UV fault<br>threshold.<br>00 0000 0000 <sub>B</sub> , threshold (default) |

### TEMP\_CONF

| TEMP_CONF                             | Offset          | Reset Value       |
|---------------------------------------|-----------------|-------------------|
| Temperature measurement configuration | 04 <sub>H</sub> | 0000 <sub>H</sub> |
| (supplied in sleep)                   |                 |                   |

| 15  | 14      | 12  | 11  | 10 | 9 |   |   |    |     |   |  | 0 |
|-----|---------|-----|-----|----|---|---|---|----|-----|---|--|---|
| RES | NR_TEMP | _S* | I_N | тс |   | 1 | E |    | THR | 1 |  |   |
| rwh | rw      |     | n   | N  |   |   |   | rw |     |   |  |   |

| Field         | Bits  | Туре | Description                                                                                                                                                                                                                                                               |
|---------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES           | 15    | rwh  | <b>Reserved for future use</b><br>0 <sub>B</sub> , not defined (default)                                                                                                                                                                                                  |
| NR_TEMP_SENSE | 14:12 | rw   | Number of external temperature sensors $000_B$ , no external TMP sensor (default) $001_B$ , TMP0 active $010_B$ , TMP0 + TMP1 active $011_B$ , TMP0 + TMP1 + TMP 2 active $100_B$ , TMP0 + TMP1 + TMP 2 + TMP 3 active $101_L$ TMP0 + TMP1 + TMP 2 + TMP 3 + TMP 4 active |



### Registers

| Field      | Bits  | Туре | Description                                                      |
|------------|-------|------|------------------------------------------------------------------|
| I_NTC      | 11:10 | rw   | Current source used for OT fault                                 |
|            |       |      | 00 <sub>B</sub> , <i>I</i> <sub>TMPn_0</sub> used (default)      |
|            |       |      | 01 <sub>B</sub> , <i>I</i> <sub>TMPn_1</sub> used                |
|            |       |      | 10 <sub>B</sub> , <i>I</i> <sub>TMPn_2</sub> used                |
|            |       |      | 11 <sub>B</sub> , <i>I</i> <sub>TMPn_3</sub> used                |
| EXT_OT_THR | 9:0   | rw   | External temperature overtemperature threshold                   |
|            |       |      | 10 bit overtemperature fault threshold. Overtemperature error is |
|            |       |      | detected and indicated in GEN_DIAG register if the RESULT is <   |
|            |       |      | EXT_OT_THR. Balancing is deactivated.                            |
|            |       |      | 00 0000 0000 <sub>B</sub> , threshold (default)                  |

INT\_OT\_WARN\_CONF

| INT_OT_WARN_CONF                                                      | Offset          | Reset Value       |
|-----------------------------------------------------------------------|-----------------|-------------------|
| Internal temperature measurement<br>configuration (supplied in sleep) | 05 <sub>H</sub> | 0000 <sub>H</sub> |
|                                                                       |                 |                   |

| 15 |     |    |   | 10 | 9 |   |   |   |          |               |   |   |   | 0 |
|----|-----|----|---|----|---|---|---|---|----------|---------------|---|---|---|---|
|    | 1   | 1  | 1 | 1  |   | 1 | 1 | 1 | 1        | I             | 1 | 1 | 1 | 1 |
|    | RF  | -s |   |    |   |   |   |   | INT O    | T THR         |   |   |   |   |
|    | 1   |    | 1 | 1  |   | 1 | 1 | 1 | <b>·</b> | · — · · · · · | l | 1 | 1 |   |
|    | m   | vh |   |    |   |   |   |   | n        | N             |   |   |   |   |
|    | 1.0 |    |   |    |   |   |   |   |          | ~ ~           |   |   |   |   |

| Field      | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                         |
|------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES        | 15:10 | rwh  | <b>Reserved for future use</b><br>0000 00 <sub>B</sub> , not defined (default)                                                                                                                                                                                                                                      |
| INT_OT_THR | 9:0   | rw   | Internal temperature overtemperature threshold<br>10 bit overtemperature fault threshold. Overtemperature error is<br>detected and indicated in GEN_DIAG register if internal temperature<br>result is LOWER than the fault threshold. Balancing is deactivated.<br>00 0000 0000 <sub>B</sub> , threshold (default) |

## RR\_ERR\_CNT

| RR_ER<br>Round<br>sleep) | R_CNT<br>  Robin ERR c | counters (supplied in | Offset<br>08 <sub>H</sub> |   |       |       | R   | eset Value<br>0002 <sub>H</sub> |
|--------------------------|------------------------|-----------------------|---------------------------|---|-------|-------|-----|---------------------------------|
| 15                       |                        |                       |                           | 6 | 5     | 3     | 2   | 0                               |
|                          |                        | RR_SLEEP_CNT          |                           | 1 | NR_EX | T_TE* | NR_ | ERR                             |
|                          |                        | rw                    |                           |   | n     | N     |     | rw                              |



| Field                 | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RR_SLEEP_CNT          | 15:6 | rw   | Round Robin timing in sleep mode0B, RR in sleep mode is deactivated (default)1B, $t_{RR\_sleep\_LSB}$ 3FF_H, $t_{RR\_sleep\_LSB}$ *1023                                                                                                                                                                                                                                                                               |
| NR_EXT_TEMP_<br>START | 5:3  | rw   | External temperature triggering in round robin $0_B$ , every RR (default) $1_B$ , 1 RR measurement, 1 RR no measurement $10_B$ , 1 RR measurement, 2 RR no measurement $11_B$ , 1 RR measurement, 3 RR no measurement $100_B$ , 1 RR measurement, 4 RR no measurement $101_B$ , 1 RR measurement, 5 RR no measurement $110_B$ , 1 RR measurement, 6 RR no measurement $111_B$ , 1 RR measurement, 7 RR no measurement |
| NR_ERR                | 2:0  | rw   | Number of errorsNumber of consecutive detected errors before error is valid and setin GEN_DIAG and individual fault registers. Only used for faultswhere counter NR_ERR is active (this can be set in registerNR_ERR_MASK). Please note: The register CRC errors as well as theinternal IC errors do not have an error counter. $000_B$ , 0 $001_B$ , 1 $010_B$ , 2 (default) $111_B$ , 7                             |

## **RR\_CONFIG**

| RR_CONFIG                              | Offset          | Reset Value       |
|----------------------------------------|-----------------|-------------------|
| Round Robin configuration (supplied in | 09 <sub>н</sub> | 8024 <sub>H</sub> |
| sleep)                                 |                 |                   |

| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6 |   |   |      |   | 0 |
|------|------|------|------|------|------|------|------|------|---|---|---|------|---|---|
| M_N* | RR_* |   | 1 | F | R_CN | T |   |
| rw   |   |   |   | rw   |   |   |

| Field               | Bits | Туре | Description                                                                                                                                                             |
|---------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M_NR_ERR_B<br>AL_OC | 15   | rw   | mask NR_ERR counter for balancing error overcurrent0B, No masking of NR_ERR. Counter is active1B, NR_ERR counter masked. Fault valid after first detection<br>(default) |
| M_NR_ERR_B<br>AL_UC | 14   | rw   | mask NR_ERR counter for balancing error undercurrent0B, No masking of NR_ERR. Counter is active (default)1B, NR_ERR counter masked. Fault valid after first detection   |

77



## Registers

| Field                | Bits | Туре | Description                                                                                                                                                                                                                                                            |
|----------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M_NR_ERR_C<br>ELL_OV | 13   | rw   | mask NR_ERR counter for overvoltage error0B, No masking of NR_ERR. Counter is active (default)1B, NR_ERR counter masked. Fault valid after first detection                                                                                                             |
| M_NR_ERR_C<br>ELL_UV | 12   | rw   | mask NR_ERR counter for undervoltage error         0 <sub>B</sub> , No masking of NR_ERR. Counter is active (default)         1 <sub>B</sub> , NR_ERR counter masked. Fault valid after first detection                                                                |
| M_NR_ERR_I<br>NT_OT  | 11   | rw   | mask NR_ERR counter for internal temperature error         0 <sub>B</sub> , No masking of NR_ERR. Counter is active (default)         1 <sub>B</sub> , NR_ERR counter masked. Fault valid after first detection                                                        |
| M_NR_ERR_E<br>XT_OT  | 10   | rw   | mask NR_ERR counter for external temperature error0B, No masking of NR_ERR. Counter is active (default)1B, NR_ERR counter masked. Fault valid after first detection                                                                                                    |
| M_NR_ERR_O<br>L_ERR  | 9    | rw   | mask NR_ERR counter for open load error0B, No masking of NR_ERR. Counter is active (default)1B, NR_ERR counter masked. Fault valid after first detection                                                                                                               |
| M_NR_ERR_A<br>DC_ERR | 8    | rw   | mask NR_ERR counter for ADC error         0 <sub>B</sub> , No masking of NR_ERR. Counter is active (default)         1 <sub>B</sub> , NR_ERR counter masked. Fault valid after first detection                                                                         |
| RR_SYNC              | 7    | rw   | Round Robin synchronization         0 <sub>B</sub> , no synch with WD_CNT write access (default)         1 <sub>B</sub> , synch with WD_CNT write access (RR will be started by write access, if RR is already running the RR will be restarted from beginning again.) |
| RR_CNT               | 6:0  | rw   | Round Robin counterSetting round robin counter (default: 010 0100 ~ 50 ms)0 <sub>H</sub> 0 <sub>H</sub> , Round Robin starts every $t_{RR_min}$ 7F <sub>H</sub> , Round Robin starts every $t_{RR_max}$                                                                |

### FAULT\_MASK

| FAULT                                  | _MAS | (    |      |      |      |      | Offset |                |      |      |   | Re  |                   |  |  |
|----------------------------------------|------|------|------|------|------|------|--------|----------------|------|------|---|-----|-------------------|--|--|
| ERR pin / EMM mask (supplied in sleep) |      |      |      |      |      |      | 0/     | A <sub>H</sub> |      |      |   |     | 3400 <sub>H</sub> |  |  |
|                                        |      |      |      |      |      |      |        |                |      |      |   |     |                   |  |  |
| 15                                     | 14   | 13   | 12   | 11   | 10   | 9    | 8      | 7              | 6    | 5    | 4 |     | 0                 |  |  |
| M_B*                                   | M_B* | M_C* | M_C* | M_l* | M_E* | M_R* | M_l*   | M_0*           | M_A* | ERR* |   | RES |                   |  |  |
| rw                                     | rw   | rw   | rw   | rw   | rw   | rw   | rw     | rw             | rw   | rw   |   | rwh |                   |  |  |

| Field        | Bits | Туре | Description                                                                                                                                    |
|--------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------|
| M_BAL_ERR_OC | 15   | rw   | EMM/ERR mask for balancing error overcurrent                                                                                                   |
|              |      |      | 0 <sub>B</sub> , ERR/EMM will NOT be set if this type of error occurs (default)<br>1 <sub>B</sub> , ERR/EMM will be set for this type of error |



## Registers

| Field        | Bits | Туре | Description                                                                       |
|--------------|------|------|-----------------------------------------------------------------------------------|
| M_BAL_ERR_UC | 14   | rw   | EMM/ERR mask for balancing error undercurrent                                     |
|              |      |      | $0_{\rm B}$ , ERR/EMM will NOT be set if this type of error occurs (default)      |
|              |      |      | I <sub>B</sub> , ERR/EMM Will be set for this type of error                       |
| M_CELL_OV    | 13   | rw   | EMM/ERR mask for cell overvoltage error                                           |
|              |      |      | $0_{\rm B}$ , ERR/EMM will NOT be set if this type of error occurs                |
|              |      |      | $1_{B}$ , ERR/EMM will be set for this type of error (default)                    |
| M_CELL_UV    | 12   | rw   | EMM/ERR mask for cell undervoltage error                                          |
|              |      |      | $0_{\rm B}$ , ERR/EMM will NOT be set if this type of error occurs                |
|              |      |      | $1_{\rm B}$ , ERR/EMM will be set for this type of error (default)                |
| M_INT_OT     | 11   | rw   | EMM/ERR mask for internal temperature error                                       |
|              |      |      | $0_{\rm B}$ , ERR/EMM will NOT be set if this type of error occurs (default)      |
|              |      |      | 1 <sub>B</sub> , ERR/EMM will be set for this type of error                       |
| M_EXT_OT     | 10   | rw   | EMM/ERR mask for external temperature error                                       |
|              |      |      | 0 <sub>B</sub> , ERR/EMM will NOT be set if this type of error occurs             |
|              |      |      | 1 <sub>B</sub> , ERR/EMM will be set for this type of error (default)             |
| M_REG_CRC_ER | 9    | rw   | EMM/ERR mask for register CRC error                                               |
| R            |      |      | 0 <sub>B</sub> , ERR/EMM will NOT be set if this type of error occurs (default)   |
|              |      |      | 1 <sub>B</sub> , ERR/EMM will be set for this type of error                       |
| M INT IC ERR | 8    | rw   | EMM/ERR mask for internal IC error                                                |
|              |      |      | 0 <sub>B</sub> , ERR/EMM will NOT be set if this type of error occurs (default)   |
|              |      |      | 1 <sub>B</sub> , ERR/EMM will be set for this type of error                       |
| M OL ERR     | 7    | rw   | EMM/ERR mask for openload error                                                   |
|              |      |      | $0_{\mathbb{R}}$ , ERR/EMM will NOT be set if this type of error occurs (default) |
|              |      |      | $1_{B}$ , ERR/EMM will be set for this type of error                              |
| M ADC ERR    | 6    | rw   | EMM/ERR mask for ADC error                                                        |
| ··_··        |      |      | $0_{\rm p}$ . ERR/EMM will NOT be set if this type of error occurs (default)      |
|              |      |      | $1_{\rm B}$ , ERR/EMM will be set for this type of error                          |
| ERR PIN      | 5    | rw   | Enable Error PIN functionality                                                    |
|              | •    |      | 0 . ERR pin deactivated. EMM signal over iso UART active. Device                  |
|              |      |      | goes back to the mode as it was before the EMM. (default)                         |
|              |      |      | 1 <sub>n</sub> . ERR Pin function enabled. Fault indication only via ERR Pin.     |
|              |      |      | EMM signal over iso UART deactivated. If ERR PIN triggered.                       |
|              |      |      | pin stays high (device is then in normal mode) until watchdog                     |
|              |      |      | runs out or pin is cleared.                                                       |
| RES          | 4:0  | rwh  | Reserved for future use                                                           |
|              |      |      | 00000 <sub>B</sub> , not defined (default)                                        |

# GEN\_DIAG

| GEN_DIAG                              | Offset          | Reset Value       |
|---------------------------------------|-----------------|-------------------|
| General diagnosis (supplied in sleep) | 0В <sub>н</sub> | 0000 <sub>H</sub> |



# Registers

| 15    | 14    | 13    | 12    | 11   | 10    | 9     | 8    | 7     | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|-------|-------|-------|------|-------|-------|------|-------|------|------|------|------|------|------|------|
| BAL*  | BAL*  | CEL*  | CEL*  | INT* | EXT*  | REG*  | INT* | OL_*  | ADC* | UV_* | RR_* | LOC* | BAL* | MOT* | GPI* |
| rocwl | rocwl | rocwl | rocwl | rocw | rocwl | rocwl | rocw | rocwl | rocw | rocw | rh   | rh   | rh   | rh   | rh   |

| Field       | Bits | Туре  | Description                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BAL_ERR_OC  | 15   | rocwl | Balancing error overcurrent (will be reset in sleep mode)Please Note: Resetting the error here resets also the respectivedetailed error register000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000                                                                                                |  |  |  |
| BAL_ERR_UC  | 14   | rocwl | <ul> <li>Balancing error undercurrent (will be reset in sleep mode)</li> <li>Please Note: Resetting the error here resets also the respective detailed error register</li> <li>0<sub>B</sub> , no balancing error (default)</li> <li>1<sub>B</sub> , balancing error occurred. Detailed information in the respective error register</li> </ul> |  |  |  |
| CELL_OV     | 13   | rocwl | Cell overvoltage (OV) errorPlease Note: Resetting the error here resets also the respectivedetailed error register00000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000                                                                                                                            |  |  |  |
| CELL_UV     | 12   | rocwl | <ul> <li>Cell undervoltage (UV) error</li> <li>Please Note: Resetting the error here resets also the respective detailed error register</li> <li>O<sub>B</sub> , no UV error (default)</li> <li>1<sub>B</sub> , UV error occurred. Detailed information in the respective error register</li> </ul>                                             |  |  |  |
| INT_OT      | 11   | rocw  | Internal temperature (OT) error<br>0 <sub>B</sub> , no internal OT error (default)<br>1 <sub>B</sub> , internal OT error occurred. Balancing is deactivated.                                                                                                                                                                                    |  |  |  |
| EXT_OT      | 10   | rocwl | External temperature errorPlease Note: Resetting the error here resets also the respectivedetailed error register00, no external OT/OL/Short error (default)11external OT/OL/Short error occurred. Detailed information in<br>the respective error register. Balancing is deactivated.                                                          |  |  |  |
| REG_CRC_ERR | 9    | rocwl | Register CRC errorPlease Note: Resetting the error here resets also the respectivedetailed error register000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000                                                                                                                                    |  |  |  |



## Registers

| Field       | Bits | Туре  | Description                                                                                                                                                                    |  |  |  |
|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| INT_IC_ERR  | 8    | rocw  | Internal IC error0B, no internal error (default)1B, internal IC check error occurred. Balancing is deactivated.                                                                |  |  |  |
| OL_ERR      | 7    | rocwl | Openload errorPlease Note: Resetting the error here resets also the respectivedetailed error register00, no openload error (default)11error register.Dalancing is deactivated. |  |  |  |
| ADC_ERR     | 6    | rocw  | ADC Error0B, no ADC mismatch between sum of CVM and BVM (default)1B, ERROR of ADC-result comparison. Balancing is deactivated.                                                 |  |  |  |
| UV_SLEEP    | 5    | rocw  | Undervoltage induced sleep0B, no UV induced sleep (default)1B, UV induced sleep occurred                                                                                       |  |  |  |
| RR_ACTIVE   | 4    | rh    | Round Robin activeThis bit indicates if the Round Robin scheduler was active during<br>read.00B, no Round Robin active (default)11B, Round Robin active                        |  |  |  |
| LOCK_MEAS   | 3    | rh    | Lock measurementThis bit indicates an ongoing CVM, BVM or AVM or a delayed RR.00, no measurement ongoing (default)11. CVM, BVM or AVM measurement ongoing                      |  |  |  |
| BAL_ACTIVE  | 2    | rh    | Balancing active0B, no balancing ongoing (default)1B, balancing ongoing, at least one channel is ON                                                                            |  |  |  |
| MOT_MOB_N   | 1    | rh    | Master on Top/Bottom configuration0B, configured as master on bottom (default)1B, configured as master on top                                                                  |  |  |  |
| GPIO_WAKEUP | 0    | rh    | Wake-up via GPIO0B, wake-up via iso UART (default)1B, wake-up via GPIO                                                                                                         |  |  |  |

### CELL\_UV

| CELL_U                                                           |     | Offset |      |      |      |                | Reset |      |      |      |      |      |                   |      |
|------------------------------------------------------------------|-----|--------|------|------|------|----------------|-------|------|------|------|------|------|-------------------|------|
| Cell voltage supervision warning flags UV<br>(supplied in sleep) |     |        |      |      | 00   | C <sub>H</sub> |       |      |      |      |      |      | 0000 <sub>H</sub> |      |
| 15                                                               |     | 12     | 11   | 10   | 9    | 8              | 7     | 6    | 5    | 4    | 3    | 2    | 1                 | 0    |
|                                                                  | RES |        | UV_* | UV_* | UV_9 | UV_8           | UV_7  | UV_6 | UV_5 | UV_4 | UV_3 | UV_2 | UV_1              | UV_0 |
|                                                                  | rwh |        | rocw | rocw | rocw | rocw           | rocw  | rocw | rocw | rocw | rocw | rocw | rocw              | rocw |

## Registers



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                |  |  |  |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| RES   | 15:12 | rwh  | Reserved for future use                                                                                                                                                                                                                                                                                    |  |  |  |
|       |       |      | 0000 <sub>B</sub> , not defined (default)                                                                                                                                                                                                                                                                  |  |  |  |
| UV_11 | 11    | rocw | Undervoltage in cell 11Can also be cleared on write '0' to connected GEN_DIAG register bit0, no undervoltage in cell 11 (default)1, undervoltage in cell 11. Balancing is deactivated for this cell.                                                                                                       |  |  |  |
| UV_10 | 10    | rocw | Undervoltage in cell 10Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no undervoltage in cell 10 (default) $1_B$ , undervoltage in cell 10. Balancing is deactivated for this cell.                                                                                           |  |  |  |
| UV_9  | 9     | rocw | Undervoltage in cell 9Can also be cleared on write '0' to connected GEN_DIAG register bit0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B0B                  |  |  |  |
| UV_8  | 8     | rocw | Undervoltage in cell 8Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no undervoltage in cell 8 (default) $1_B$ , undervoltage in cell 8. Balancing is deactivated for this cell.                                                                                              |  |  |  |
| UV_7  | 7     | rocw | Undervoltage in cell 7         Can also be cleared on write '0' to connected GEN_DIAG register bit         0 <sub>B</sub> , no undervoltage in cell 7(default)         1 <sub>B</sub> , undervoltage in cell 7. Balancing is deactivated for this cell.                                                    |  |  |  |
| UV_6  | 6     | rocw | Undervoltage in cell 6Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no undervoltage in cell 6(default) $1_B$ , undervoltage in cell 6. Balancing is deactivated for this cell.                                                                                               |  |  |  |
| UV_5  | 5     | rocw | $\begin{array}{c} \textbf{Undervoltage in cell 5} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B}  , \text{ no undervoltage in cell 5 (default)} \\ \textbf{1}_{B}  , \text{ undervoltage in cell 5. Balancing is deactivated for this cell.} \end{array}$ |  |  |  |
| UV_4  | 4     | rocw | Undervoltage in cell 4Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no undervoltage in cell 4 (default) $1_B$ , undervoltage in cell 4. Balancing is deactivated for this cell.                                                                                              |  |  |  |
| UV_3  | 3     | rocw | Undervoltage in cell 3Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no undervoltage in cell 3 (default) $1_B$ , undervoltage in cell 3. Balancing is deactivated for this cell.                                                                                              |  |  |  |
| UV_2  | 2     | rocw | Undervoltage in cell 2Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no undervoltage in cell 2 (default) $1_B$ , undervoltage in cell 2. Balancing is deactivated for this cell.                                                                                              |  |  |  |



### Registers

| Field | Bits | Туре | Description                                                                                                                                                                                                     |
|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UV_1  | 1    | rocw | Undervoltage in cell 1                                                                                                                                                                                          |
|       |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no undervoltage in cell 1 (default)                                                                                                 |
|       |      |      | 1 <sub>B</sub> , undervoltage in cell 1. Balancing is deactivated for this cell.                                                                                                                                |
| UV_0  | 0    | rocw | Undervoltage in cell 0                                                                                                                                                                                          |
|       |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit<br>0 <sub>B</sub> , no undervoltage in cell 0 (default)<br>1 <sub>B</sub> , undervoltage in cell 0. Balancing is deactivated for this cell. |

### CELL\_OV

| CELL_OV                                   | Offset          | Reset Value       |
|-------------------------------------------|-----------------|-------------------|
| Cell voltage supervision warning flags OV | 0D <sub>H</sub> | 0000 <sub>H</sub> |
| (supplied in sleep)                       |                 |                   |

| 15 |     | 12 | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----|-----|----|------|------|------|------|------|------|------|------|------|------|------|------|
|    | RES | 1  | ov_* | ov_* | OV_9 | 0V_8 | OV_7 | OV_6 | OV_5 | OV_4 | OV_3 | OV_2 | OV_1 | OV_0 |
|    | rwh |    | rocw |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES   | 15:12 | rwh  | Reserved for future use<br>0000 <sub>B</sub> , not defined (default)                                                                                                                                                                                                                                       |
| OV_11 | 11    | rocw | $\begin{array}{l} \textbf{Overvoltage in cell 11} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B}  , \text{ no overvoltage in cell 11 (default)} \\ \textbf{1}_{B}  , \text{ overvoltage in cell 11. Balancing is deactivated for this cell.} \end{array}$ |
| OV_10 | 10    | rocw | $\begin{array}{l} \textbf{Overvoltage in cell 10} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B}  , \text{no overvoltage in cell 10 (default)} \\ \textbf{1}_{B}  , \text{overvoltage in cell 10. Balancing is deactivated for this cell.} \end{array}$   |
| OV_9  | 9     | rocw | Overvoltage in cell 9Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no overvoltage in cell 9 (default) $1_B$ , overvoltage in cell 9. Balancing is deactivated for this cell.                                                                                                 |
| OV_8  | 8     | rocw | Overvoltage in cell 8Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no overvoltage in cell 8 (default) $1_B$ , overvoltage in cell 8. Balancing is deactivated for this cell.                                                                                                 |
| OV_7  | 7     | rocw | $\begin{array}{l} \textbf{Overvoltage in cell 7} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B}  , \text{ no overvoltage in cell 7 (default)} \\ \textbf{1}_{B}  , \text{ overvoltage in cell 7. Balancing is deactivated for this cell.} \end{array}$    |



## Registers

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                             |
|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OV_6  | 6    | rocw | Overvoltage in cell 6Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no overvoltage in cell 6 (default) $1_B$ , overvoltage in cell 6. Balancing is deactivated for this cell.                                                                                              |
| OV_5  | 5    | rocw | $\begin{array}{c} \textbf{Overvoltage in cell 5} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{O}_{B}  , \text{ no overvoltage in cell 5 (default)} \\ \textbf{1}_{B}  , \text{ overvoltage in cell 5. Balancing is deactivated for this cell.} \end{array}$ |
| OV_4  | 4    | rocw | Overvoltage in cell 4Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no overvoltage in cell 4 (default) $1_B$ , overvoltage in cell 4. Balancing is deactivated for this cell.                                                                                              |
| OV_3  | 3    | rocw | Overvoltage in cell 3Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no overvoltage in cell 3 (default) $1_B$ , overvoltage in cell 3. Balancing is deactivated for this cell.                                                                                              |
| OV_2  | 2    | rocw | $\begin{array}{c} \textbf{Overvoltage in cell 2} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{O}_{B}  , \text{ no overvoltage in cell 2 (default)} \\ \textbf{1}_{B}  , \text{ overvoltage in cell 2. Balancing is deactivated for this cell.} \end{array}$ |
| OV_1  | 1    | rocw | $\begin{array}{c} \textbf{Overvoltage in cell 1} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{O}_{B}  , \text{ no overvoltage in cell 1 (default)} \\ \textbf{1}_{B}  , \text{ overvoltage in cell 1. Balancing is deactivated for this cell.} \end{array}$ |
| OV_0  | 0    | rocw | $\begin{array}{c} \textbf{Overvoltage in cell 0} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{O}_{B}  , \text{ no overvoltage in cell 0 (default)} \\ \textbf{1}_{B}  , \text{ overvoltage in cell 0. Balancing is deactivated for this cell.} \end{array}$ |

### EXT\_TEMP\_DIAG

| EXT_TEMP_DIAG                                              | Offset          | Reset Value       |
|------------------------------------------------------------|-----------------|-------------------|
| External overtemperature warning flags (supplied in sleep) | 0E <sub>H</sub> | 0000 <sub>H</sub> |

| 15  | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| RES | OT_4 | SHO* | OPE* | ОТ_3 | SHO* | OPE* | OT_2 | SHO* | OPE* | OT_1 | SHO* | OPE* | ОТ_0 | SHO* | OPE* |
| rwh | rocw |

| Field | Bits | Туре | Description                               |
|-------|------|------|-------------------------------------------|
| RES   | 15   | rwh  | Reserved for future use                   |
|       |      |      | 0000 <sub>B</sub> , not defined (default) |



| Field   | Bits | Туре | Description                                                                                                                                                                                                                                                                               |
|---------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OT_4    | 14   | rocw | Overtemperature in ext. temp 4         Can also be cleared on write '0' to connected GEN_DIAG register bit         0 <sub>B</sub> , no overtemperature in ext. temp 4 (default)         1 <sub>B</sub> , ADC conversion of ext. temp 4 measurement < overtemperature threshold EXT_OT_THR |
| SHORT_4 | 13   | rocw | Short in ext. temp 4Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no short in ext. temp 4 (default) $1_B$ , short in ext. temp 4                                                                                                                            |
| OPEN_4  | 12   | rocw | $\begin{array}{l} \textbf{Openload in ext. temp 4} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B}  , \text{ no openload in ext. temp 4 (default)} \\ \textbf{1}_{B}  , \text{ openload in ext. temp 4} \end{array}$                      |
| OT_3    | 11   | rocw | Overtemperature in ext. temp 3         Can also be cleared on write '0' to connected GEN_DIAG register bit         0 <sub>B</sub> , no overtemperature in ext. temp 3 (default)         1 <sub>B</sub> , ADC conversion of ext. temp 3 measurement < overtemperature threshold EXT_OT_THR |
| SHORT_3 | 10   | rocw | Short in ext. temp 3Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no short in ext. temp 3 (default) $1_B$ , short in ext. temp 3                                                                                                                            |
| OPEN_3  | 9    | rocw | <b>Openload in ext. temp 3</b> Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no openload in ext. temp 3 (default) $1_B$ , openload in ext. temp 3                                                                                                           |
| OT_2    | 8    | rocw | Overtemperature in ext. temp 2Can also be cleared on write '0' to connected GEN_DIAG register bit0, no overtemperature in ext. temp 2 (default)1, ADC conversion of ext. temp 2 measurement < overtemperature threshold EXT_OT_THR                                                        |
| SHORT_2 | 7    | rocw | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                      |
| OPEN_2  | 6    | rocw | <b>Openload in ext. temp 2</b> Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no openload in ext. temp 2 (default) $1_B$ , openload in ext. temp 2                                                                                                           |
| OT_1    | 5    | rocw | Overtemperature in ext. temp 1Can also be cleared on write '0' to connected GEN_DIAG register bit0B, no overtemperature in ext. temp 1 (default)1B, ADC conversion of ext. temp 1 measurement < overtemperature threshold EXT_OT_THR                                                      |



| Field   | Bits | Туре | Description                                                                                                                                                                                                                                                                               |
|---------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SHORT_1 | 4    | rocw | $\begin{array}{l} \textbf{Short in ext. temp 1} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B} \qquad , no short in ext. temp 1 (default) \\ \textbf{1}_{B} \qquad , short in ext. temp 1 \end{array}$                                   |
| OPEN_1  | 3    | rocw | $\begin{array}{l} \textbf{Openload in ext. temp 1} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{O}_{B}  , \text{no openload in ext. temp 1 (default)} \\ \textbf{1}_{B}  , \text{openload in ext. temp 1} \end{array}$                        |
| OT_0    | 2    | rocw | Overtemperature in ext. temp 0         Can also be cleared on write '0' to connected GEN_DIAG register bit         0 <sub>B</sub> , no overtemperature in ext. temp 0 (default)         1 <sub>B</sub> , ADC conversion of ext. temp 0 measurement < overtemperature threshold EXT_OT_THR |
| SHORT_0 | 1    | rocw | $\begin{array}{l} \textbf{Short in ext. temp 0} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B} \qquad , no short in ext. temp 0 (default) \\ \textbf{1}_{B} \qquad , short in ext. temp 0 \end{array}$                                   |
| OPEN_0  | 0    | rocw | $\begin{array}{c} \textbf{Openload in ext. temp 0} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{O}_{B}  , \text{ no openload in ext. temp 0 (default)} \\ \textbf{1}_{B}  , \text{ openload in ext. temp 0} \end{array}$                      |

# DIAG\_OL

| DIAG_0 | DL          |    | Off  | fset           |      |      |      |      | <b>Reset Value</b> |      |                   |      |      |      |
|--------|-------------|----|------|----------------|------|------|------|------|--------------------|------|-------------------|------|------|------|
| Diagno | osis OPENLO | p) | 10   | 0 <sub>H</sub> |      |      |      |      |                    |      | 0000 <sub>H</sub> |      |      |      |
|        |             |    |      |                |      |      |      |      |                    |      |                   |      |      |      |
| 15     |             | 12 | 11   | 10             | 9    | 8    | 7    | 6    | 5                  | 4    | 3                 | 2    | 1    | 0    |
|        | RES         |    | OL_* | OL_*           | OL_9 | OL_8 | OL_7 | OL_6 | OL_5               | OL_4 | OL_3              | OL_2 | OL_1 | OL_0 |
|        | rwh         |    | rocw | rocw           | rocw | rocw | rocw | rocw | rocw               | rocw | rocw              | rocw | rocw | rocw |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                      |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES   | 15:12 | rwh  | Reserved for future use<br>0000 <sub>B</sub> , not defined (default)                                                                                                                                                                                                                             |
| OL_11 | 11    | rocw | $\begin{array}{l} \textbf{Openload in cell 11} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B}  , \text{ no openload detected in respective channel (default)} \\ \textbf{1}_{B}  , \text{ openload detected in respective channel} \end{array}$ |
| OL_10 | 10    | rocw | $\begin{array}{l} \textbf{Openload in cell 10} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B}  , \text{ no openload detected in respective channel (default)} \\ \textbf{1}_{B}  , \text{ openload detected in respective channel} \end{array}$ |





| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                     |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OL_9  | 9    | rocw | $\begin{array}{l} \textbf{Openload in cell 9} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B}  , \text{ no openload detected in respective channel (default)} \\ \textbf{1}_{B}  , \text{ openload detected in respective channel} \end{array}$ |
| OL_8  | 8    | rocw | $\begin{array}{l} \textbf{Openload in cell 8} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{0}_{B}  , \text{ no openload detected in respective channel (default)} \\ \textbf{1}_{B}  , \text{ openload detected in respective channel} \end{array}$ |
| OL_7  | 7    | rocw | Openload in cell 7Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no openload detected in respective channel (default) $1_B$ , openload detected in respective channel                                                                                              |
| OL_6  | 6    | rocw | Openload in cell 6Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no openload detected in respective channel (default) $1_B$ , openload detected in respective channel                                                                                              |
| OL_5  | 5    | rocw | Openload in cell 5Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no openload detected in respective channel (default) $1_B$ , openload detected in respective channel                                                                                              |
| OL_4  | 4    | rocw | Openload in cell 4Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no openload detected in respective channel (default) $1_B$ , openload detected in respective channel                                                                                              |
| OL_3  | 3    | rocw | Openload in cell 3Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no openload detected in respective channel (default) $1_B$ , openload detected in respective channel                                                                                              |
| OL_2  | 2    | rocw | Openload in cell 2Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no openload detected in respective channel (default) $1_B$ , openload detected in respective channel                                                                                              |
| OL_1  | 1    | rocw | $\begin{array}{l} \textbf{Openload in cell 1} \\ \text{Can also be cleared on write '0' to connected GEN_DIAG register bit} \\ \textbf{O}_{B}  , \text{ no openload detected in respective channel (default)} \\ \textbf{1}_{B}  , \text{ openload detected in respective channel} \end{array}$ |
| OL_0  | 0    | rocw | <b>Openload in cell 0</b><br>Can also be cleared on write '0' to connected GEN_DIAG register bit $0_B$ , no openload detected in respective channel(default) $1_B$ , openload detected in respective channel                                                                                    |

REG\_CRC\_ERR



rocw

| REG_CRC_ERR                     |   |   |  |     |  | Offset          |   |   |   |  | Reset Value       |     |  |   |   |
|---------------------------------|---|---|--|-----|--|-----------------|---|---|---|--|-------------------|-----|--|---|---|
| REG_CRC_ERR (supplied in sleep) |   |   |  |     |  | 11 <sub>H</sub> |   |   |   |  | 0000 <sub>H</sub> |     |  |   |   |
| 15                              |   |   |  |     |  |                 |   | 7 | 6 |  |                   |     |  |   | 0 |
|                                 | 1 | 1 |  | RES |  | 1               | 1 | 1 |   |  | Α                 | DDR |  | 1 |   |

rwh

| Field | Bits | Туре | Description                                                                                                                                                                                                                    |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES   | 15:7 | rwh  | <b>Reserved for future use</b><br>0 0000 0000 <sub>B</sub> , not defined (default)                                                                                                                                             |
| ADDR  | 6:0  | rocw | <b>Register Address of register where CRC check failed</b><br>Register address of CRC check fail, Can also be cleared on write '0' to<br>connected GEN_DIAG register bit<br>000 0000 <sub>B</sub> , Register address (default) |

### OP\_MODE

| OP_M  | ODE     |     |   | Offset          |     |   |  |  |  |       | Value |    |  |
|-------|---------|-----|---|-----------------|-----|---|--|--|--|-------|-------|----|--|
| Opera | ntion m | ode |   | 14 <sub>H</sub> |     |   |  |  |  | 0     |       |    |  |
| 15    |         |     |   | <br>            |     |   |  |  |  | <br>2 | 1     | 0  |  |
|       | 1       | 1   | 1 | F               | RES | 1 |  |  |  |       | EXT*  | PD |  |
|       |         | •   |   | <br>1           | rwh |   |  |  |  |       | rw    | rw |  |

| Field  | Bits | Туре | Description                                                                                                                                               |  |  |  |  |
|--------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RES    | 15:2 | rwh  | <b>Reserved for future use</b><br>0000 <sub>H</sub> , not defined (default)                                                                               |  |  |  |  |
| EXT_WD | 1    | rw   | Extended watchdog0B, no extended watchdog (default)1B, extended watchdog active                                                                           |  |  |  |  |
| PD     | 0    | rw   | Activate sleep mode0B, chip operating in normal mode (default)1B, chip is set to sleep mode. No further communication<br>possible after bit is set to '1' |  |  |  |  |

BAL\_CURR\_THR

| BAL_CURR_THR                 | Offset          | Reset Value       |
|------------------------------|-----------------|-------------------|
| Balancing current thresholds | 15 <sub>H</sub> | 00AC <sub>H</sub> |



# Registers



| Field  | Bits | Туре | Description                                                                                                                                                                                                        |
|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UC_THR | 15:8 | rw   | Undercurrent fault threshold<br>8 bit to define the min. voltage drop during balancing diagnosis. If<br>the voltage drop (IBal * Rf) < UC_THR the undercurrent is<br>detected.<br>0000 0000 <sub>B</sub> , default |
| OC_THR | 7:0  | rw   | Overcurrent fault threshold<br>8 bit to define the max. voltage drop during balancing diagnosis.<br>If the voltage drop (IBal * Rf) > OC_THR the overcurrent is<br>detected.<br>1010 1100 <sub>B</sub> , default   |

## BAL\_SETTINGS

| BAL_SETTINGS     |    | Offset |                 |   |   |   |   | Reset Value |   |                   |   |   |   |
|------------------|----|--------|-----------------|---|---|---|---|-------------|---|-------------------|---|---|---|
| Balance settings |    |        | 16 <sub>H</sub> |   |   |   |   |             |   | 0000 <sub>H</sub> |   |   |   |
| 15               | 12 | 11     | 10              | 9 | 8 | 7 | 6 | 5           | 4 | 3                 | 2 | 1 | 0 |

| 15 |     | 12 | 11   | 10   | 3    | 0    | 1    | 0    | 0    | 4    | J    | 2    |      | 0    |
|----|-----|----|------|------|------|------|------|------|------|------|------|------|------|------|
|    | RES |    | ON_* | ON_* | ON_9 | ON_8 | ON_7 | ON_6 | ON_5 | ON_4 | ON_3 | ON_2 | ON_1 | ON_0 |
|    | rwh |    | rwh  |

| Field | Bits  | Туре | Description                                                                                                           |
|-------|-------|------|-----------------------------------------------------------------------------------------------------------------------|
| RES   | 15:12 | rwh  | <b>Reserved for future use</b><br>0000 <sub>B</sub> , not defined (default)                                           |
| ON_11 | 11    | rwh  | Switching state of balancing driver 110B, respective balancing switch off (default)1B, respective balancing switch on |
| ON_10 | 10    | rwh  | Switching state of balancing driver 100B, respective balancing switch off (default)1B, respective balancing switch on |
| ON_9  | 9     | rwh  | Switching state of balancing driver 90B, respective balancing switch off (default)1B, respective balancing switch on  |
| ON_8  | 8     | rwh  | Switching state of balancing driver 80B, respective balancing switch off (default)1B, respective balancing switch on  |
| ON_7  | 7     | rwh  | Switching state of balancing driver 70B, respective balancing switch off (default)1B, respective balancing switch on  |



| Field | Bits | Туре | Description                                                                                                          |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------|
| ON_6  | 6    | rwh  | Switching state of balancing driver 60B, respective balancing switch off (default)1B, respective balancing switch on |
| ON_5  | 5    | rwh  | Switching state of balancing driver 50B, respective balancing switch off (default)1B, respective balancing switch on |
| ON_4  | 4    | rwh  | Switching state of balancing driver 40B, respective balancing switch off (default)1B, respective balancing switch on |
| ON_3  | 3    | rwh  | Switching state of balancing driver 30B, respective balancing switch off (default)1B, respective balancing switch on |
| ON_2  | 2    | rwh  | Switching state of balancing driver 20B, respective balancing switch off (default)1B, respective balancing switch on |
| ON_1  | 1    | rwh  | Switching state of balancing driver 10B, respective balancing switch off (default)1B, respective balancing switch on |
| ON_0  | 0    | rwh  | Switching state of balancing driver 00B, respective balancing switch off (default)1B, respective balancing switch on |

### AVM\_CONFIG

| AVM_CONFIG                    | Offset          | Reset Value       |
|-------------------------------|-----------------|-------------------|
| Auxiliary Voltage Measurement | 17 <sub>H</sub> | 0007 <sub>H</sub> |
| Configuration                 |                 |                   |

| 15 |     | 10 | 9    | 8   | 7    | 6    | 5    | 4    | 3    | 2 0        | ) |
|----|-----|----|------|-----|------|------|------|------|------|------------|---|
|    | RES |    | R_D* | RES | AVM* | AVM* | AVM* | AVM* | AVM* | TEMP_MUX_* | r |
|    | rwh |    | rw   | rwh | rw   | rw   | rw   | rw   | rw   | rw         |   |

| Field  | Bits  | Туре | Description                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|--------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| RES    | 15:10 | rwh  | <b>Reserved for future use</b><br>0000 00 <sub>B</sub> , not defined (default)                                                                                                                                                                                                           |  |  |  |  |  |
| R_DIAG | 9     | rw   | Masking diagnosis resistor as part of AVM         0 <sub>B</sub> , manual AVM diagnosis resistor measurement masked         out when AVM_START bit triggered (default)         1 <sub>B</sub> , manual AVM diagnosis resistor measurement         performed when AVM_START bit triggered |  |  |  |  |  |
| RES    | 8     | rwh  | Reserved for future use<br>0 <sub>B</sub> , not defined (default)                                                                                                                                                                                                                        |  |  |  |  |  |



## Registers

| Field             | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVM_TMP4_MASK     | 7    | rw   | Masking auxiliary measurement via deactive TMP 4 as part of AVM         0 <sub>B</sub> , manual AVM TMP4 measurement masked out when AVM_START bit triggered (default)         1 <sub>B</sub> , manual AVM TMP4 measurement performed when AVM_START bit triggered                                                                                                                          |
| AVM_TMP3_MASK     | 6    | rw   | Masking auxiliary measurement via deactive TMP 3 as part of AVM         0 <sub>B</sub> , manual AVM TMP3 measurement masked out when AVM_START bit triggered (default)         1 <sub>B</sub> , manual AVM TMP3 measurement performed when AVM_START bit triggered                                                                                                                          |
| AVM_TMP2_MASK     | 5    | rw   | Masking auxiliary measurement via deactive TMP 2 as part of AVM         0 <sub>B</sub> , manual AVM TMP2 measurement masked out when AVM_START bit triggered (default)         1 <sub>B</sub> , manual AVM TMP2 measurement performed when AVM_START bit triggered                                                                                                                          |
| AVM_TMP1_MASK     | 4    | rw   | Masking auxiliary measurement via deactive TMP 1 as part of AVM         0 <sub>B</sub> , manual AVM TMP1 measurement masked out when AVM_START bit triggered (default)         1 <sub>B</sub> , manual AVM TMP1 measurement performed when AVM_START bit triggered                                                                                                                          |
| AVM_TMP0_MASK     | 3    | rw   | Masking auxiliary measurement via deactive TMP 0 as part of AVM         0 <sub>B</sub> , manual AVM TMP0 measurement masked out when AVM_START bit triggered (default)         1 <sub>B</sub> , manual AVM TMP0 measurement performed when AVM_START bit triggered                                                                                                                          |
| TEMP_MUX_DIAG_SEL | 2:0  | rw   | Selector for ext. temp diagnose<br>$000_B$ , pull-down for ext. temp 0 measurement is active<br>$001_B$ , pull-down for ext. temp 1 measurement is active<br>$010_B$ , pull-down for ext. temp 2 measurement is active<br>$011_B$ , pull-down for ext. temp 3 measurement is active<br>$100_B$ , pull-down for ext. temp 4 measurement is active<br>$111_B$ , No pull-down active (default) |

## MEAS\_CTRL

| MEAS_CTRL           | Offset          | Reset Value       |
|---------------------|-----------------|-------------------|
| Measurement control | 18 <sub>H</sub> | 0021 <sub>H</sub> |



## Registers

| 15   | 14      | 12  | 11   | 10    | 8       | 7    | 6   | 5    | 4 |   |       |    | 0 |
|------|---------|-----|------|-------|---------|------|-----|------|---|---|-------|----|---|
| CVM* | CVM_BIT | _w* | BVM* | BVM_I | вıт_́w∗ | AVM* | RES | PBO* |   | C | VM_DE | EL |   |
| rwh  | rw      |     | rwh  | r     | W       | rwh  | rwh | rw   |   |   | rw    |    |   |

| Field         | Bits  | Туре | Description                                                                                                                                                    |
|---------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CVM_START     | 15    | rwh  | Start cell voltage measurementBit cleared if conversion done00, no measurement ongoing (default)11. trigger measurement                                        |
| CVM_BIT_WIDTH | 14:12 | rw   | <b>Bit width of cell voltage measurement</b><br>$0_B$ , 10 bit (default)<br>$1_B$ , 11 bit<br>$110_B$ , 16 bit                                                 |
| BVM_START     | 11    | rwh  | Start block voltage measurementBit cleared if conversion done00, no measurement ongoing (default)11, trigger measurement                                       |
| BVM_BIT_WIDTH | 10:8  | rw   | Bit width of block voltage measurement0B, 10 bit (default)1B, 11 bit110B, 16 bit                                                                               |
| AVM_START     | 7     | rwh  | Start auxiliary voltage measurementBit cleared if conversion done00, no measurement ongoing (default)11, trigger measurement, if BVM_START=0                   |
| RES           | 6     | rwh  | <b>Reserved for future use</b><br>0 <sub>B</sub> , not defined (default)                                                                                       |
| PBOFF         | 5     | rw   | Enable PBOFF time0B, keep balancing state for CVM / BVM1B, switch off balancing before conversion starts (default)                                             |
| CVM_DEL       | 4:0   | rw   | CVM delay timerWait for CVM_DEL before CVM and/or BVM is started $0_B$ , no settling time $1_B$ , $t_{CVM\_del\_LSB}$ (default)111111_B, × $t_{CVM\_del\_LSB}$ |

| CVM_0                      | Offset          | Reset Value       |
|----------------------------|-----------------|-------------------|
| Cell voltage measurement 0 | 19 <sub>H</sub> | 0000 <sub>H</sub> |



# Registers



| Field  | Bits | Туре | Description                          |
|--------|------|------|--------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 0 |
|        |      |      | 0000 <sub>н</sub> , default          |

## CVM\_1

| CVM_1                      |   |  |  | Offset<br>1A <sub>H</sub> |   |  |        |   |   | Reset Value       |  |  |   |   |
|----------------------------|---|--|--|---------------------------|---|--|--------|---|---|-------------------|--|--|---|---|
| Cell voltage measurement 1 |   |  |  |                           |   |  |        |   |   | 0000 <sub>H</sub> |  |  |   |   |
| 15                         |   |  |  |                           |   |  |        |   |   |                   |  |  |   | 0 |
|                            | 1 |  |  | 1                         | 1 |  | RESULT | 1 | 1 | 1                 |  |  | 1 |   |

# rh

| Field  | Bits | Туре | Description                          |
|--------|------|------|--------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 1 |
|        |      |      | 0000 <sub>н</sub> , default          |

### CVM\_2

| CVM_2                      | Offset          | Reset Value       |  |  |
|----------------------------|-----------------|-------------------|--|--|
| Cell voltage measurement 2 | 1B <sub>H</sub> | 0000 <sub>H</sub> |  |  |
| 15                         |                 | 0                 |  |  |

| 15 |   |   |   |   |   |   |     |     |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|-----|-----|---|---|---|---|---|---|
|    | 1 | 1 | 1 | 1 | 1 | 1 | 1   | 1   | 1 | I | 1 | 1 | 1 |   |
|    |   |   |   |   |   | 1 | RES | ULT |   |   |   |   | 1 | 1 |
|    |   |   |   |   | 1 | 1 |     |     |   |   |   |   |   |   |
|    |   |   |   |   |   |   | r   | h   |   |   |   |   |   |   |

| Field  | Bits | Туре | Description                          |
|--------|------|------|--------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 2 |
|        |      |      | 0000 <sub>н</sub> , default          |

### Registers



| CVM_3                      |   |   |   | Offset |                 |     |     |   |  | Reset Value |   |   |   |  |  |
|----------------------------|---|---|---|--------|-----------------|-----|-----|---|--|-------------|---|---|---|--|--|
| Cell voltage measurement 3 |   |   |   |        | 1C <sub>H</sub> |     |     |   |  |             |   | C |   |  |  |
| 15                         |   |   |   |        |                 |     |     |   |  |             |   |   | 0 |  |  |
|                            | 1 | 1 | 1 |        | I               | RES | ULT | I |  | 1           | 1 | 1 | 1 |  |  |
|                            |   |   |   |        |                 | rł  | ้า  |   |  |             |   |   |   |  |  |

| Field  | Bits                        | Туре | Description                          |
|--------|-----------------------------|------|--------------------------------------|
| RESULT | <b>ULT</b> 15:0 rh <b>R</b> |      | Result of cell voltage measurement 3 |
|        |                             |      | 0000 <sub>н</sub> , default          |

### CVM\_4

| CVM_4                      | Offset          | Reset Value       |  |  |  |  |
|----------------------------|-----------------|-------------------|--|--|--|--|
| Cell voltage measurement 4 | 1D <sub>H</sub> | 0000 <sub>F</sub> |  |  |  |  |
| 15                         |                 | 0                 |  |  |  |  |
|                            |                 |                   |  |  |  |  |

| 1     | 1 | 1 |   |   |   |         | 1 | 1 | 1 | 1 | I | 1 | 1 |
|-------|---|---|---|---|---|---------|---|---|---|---|---|---|---|
|       |   |   |   |   |   | DEGIIIT |   |   |   |   |   |   |   |
| 1     | 1 | 1 | 1 |   | 1 | RESULT  | 1 | 1 | 1 |   | 1 | 1 | 1 |
| <br>• | • |   |   | • |   | -       |   |   |   |   |   |   | • |
|       |   |   |   |   |   | rh      |   |   |   |   |   |   |   |

| Field  | Bits | Туре | Description                          |
|--------|------|------|--------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 4 |
|        |      |      | 0000 <sub>н</sub> , default          |

| CVM_5                      | Offset          | Reset Value       |
|----------------------------|-----------------|-------------------|
| Cell voltage measurement 5 | 1E <sub>H</sub> | 0000 <sub>H</sub> |

| 15 |   |   |   |   |   |   |     |     |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|-----|-----|---|---|---|---|---|---|
|    | [ | 1 | I | 1 | I | I | RES | ULT | I | I | I | Ι | 1 |   |
|    |   | 1 |   |   |   | 1 |     |     |   | 1 |   |   |   |   |
|    |   |   |   |   |   |   | r   | h   |   |   |   |   |   |   |

| Field  | Bits | Туре | Description                          |
|--------|------|------|--------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 5 |
|        |      |      | 0000 <sub>н</sub> , default          |

ı.

ī.

### Registers



1

1

ī.

### CVM\_6

| CVM_6                      | Offset          | Reset Value       |
|----------------------------|-----------------|-------------------|
| Cell voltage measurement 6 | 1F <sub>H</sub> | 0000 <sub>н</sub> |
|                            |                 |                   |
| 15                         |                 | 0                 |

| RES | ULT |
|-----|-----|
| -   | h   |

1

ī.

1

| r | h |  |
|---|---|--|
|   |   |  |

| Field  | Bits | Туре | Description                          |
|--------|------|------|--------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 6 |
|        |      |      | 0000 <sub>н</sub> , default          |

## CVM\_7

| CVM_7                      | Offset          | Reset Value       |
|----------------------------|-----------------|-------------------|
| Cell voltage measurement 7 | 20 <sub>H</sub> | 0000 <sub>H</sub> |

| 15 |   |   |   |   |   |   |     |     |  |   |   |   | 0 |
|----|---|---|---|---|---|---|-----|-----|--|---|---|---|---|
|    | 1 | 1 | 1 | 1 | 1 |   |     | 1   |  | 1 | 1 | 1 |   |
|    |   | 1 |   |   |   | 1 | RES | ULT |  |   |   | 1 |   |
|    |   |   |   |   |   |   |     |     |  |   |   |   |   |
|    |   |   |   |   |   |   | r   | h   |  |   |   |   |   |
|    |   |   |   |   |   |   |     |     |  |   |   |   |   |

| Field  | Bits | Туре | Description                          |
|--------|------|------|--------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 7 |
|        |      |      | 0000 <sub>н</sub> , default          |

| CVM_8<br>Cell voltage measurement 8 |   |   |   |   | Offset          |        |   |   | Reset | t Value           |   |
|-------------------------------------|---|---|---|---|-----------------|--------|---|---|-------|-------------------|---|
|                                     |   |   |   |   | 21 <sub>H</sub> |        |   |   |       | 0000 <sub>H</sub> |   |
| 15                                  |   |   |   |   |                 |        |   |   |       |                   | 0 |
|                                     | 1 | 1 | 1 | 1 | 1               | RESULT | 1 | 1 | 1     | 1                 |   |
|                                     | · | · |   |   |                 | rh     |   | · |       |                   |   |



| Field  | Bits | Туре | Description                          |
|--------|------|------|--------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 8 |
|        |      |      | 0000 <sub>н</sub> , default          |

## CVM\_9

| CVM_9                      | Off |                | Reset Value |   |  |   |                   |
|----------------------------|-----|----------------|-------------|---|--|---|-------------------|
| Cell voltage measurement 9 | 22  | 2 <sub>H</sub> |             |   |  |   | 0000 <sub>H</sub> |
| 15                         |     |                |             |   |  |   | 0                 |
|                            | RES | ULT            |             | 1 |  | 1 |                   |

rh

| Field  | Bits | Туре | Description                          |
|--------|------|------|--------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 9 |
|        |      |      | 0000 <sub>н</sub> , default          |

### CVM\_10

| CVM_10<br>Cell voltage measurement 10 |   |   |   |   |                 | Off | set |   | Reset Value |   |   |   |                   |
|---------------------------------------|---|---|---|---|-----------------|-----|-----|---|-------------|---|---|---|-------------------|
|                                       |   |   |   |   | 23 <sub>H</sub> |     |     |   |             |   |   |   | 0000 <sub>H</sub> |
| 15                                    |   |   |   |   |                 |     |     |   |             |   |   |   | 0                 |
|                                       | 1 | 1 | 1 | 1 | 1               | RES | ULT | 1 | ı<br>I      | 1 | I | I |                   |
|                                       |   |   |   |   |                 | rh  | 1   | · | ·           |   |   |   |                   |

| Field  | Bits | Туре | Description                           |
|--------|------|------|---------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 10 |
|        |      |      | 0000 <sub>н</sub> , default           |

| CVM_11                      | Offset          | Reset Value       |
|-----------------------------|-----------------|-------------------|
| Cell voltage measurement 11 | 24 <sub>H</sub> | 0000 <sub>H</sub> |



# Registers



| Field  | Bits | Туре | Description                           |
|--------|------|------|---------------------------------------|
| RESULT | 15:0 | rh   | Result of cell voltage measurement 11 |
|        |      |      | 0000 <sub>н</sub> , default           |

#### BVM

| BVM                       | Offset          | Reset Value       |
|---------------------------|-----------------|-------------------|
| Block voltage measurement | 28 <sub>H</sub> | 0000 <sub>H</sub> |
| 15                        |                 | 0                 |

| I.      |  |
|---------|--|
| RESIILT |  |
| NLOUL1  |  |
|         |  |
| RESULT  |  |

\_\_\_\_

1

.

1

.

1 1

.

| Field  | Bits | Туре | Description                         |
|--------|------|------|-------------------------------------|
| RESULT | 15:0 | rh   | Result of block voltage measurement |
|        |      |      | 0000 <sub>н</sub> , default         |

## EXT\_TEMP\_0

1

I

1

| EXT_TEMP_0 |             |    |    |    |    | Offset |    |                 |  |  |  | Reset Value |  |                   |   |  |
|------------|-------------|----|----|----|----|--------|----|-----------------|--|--|--|-------------|--|-------------------|---|--|
| Temp       | ip result 0 |    |    |    |    |        | 29 | 29 <sub>H</sub> |  |  |  |             |  | 0000 <sub>H</sub> |   |  |
| 15         | 14          | 13 | 12 | 11 | 10 | 9      |    |                 |  |  |  |             |  |                   | 0 |  |

| 15 | 14 | 13   | 12   | 11 | 10 | 9 |   |  |     |     |   |   | 0 |
|----|----|------|------|----|----|---|---|--|-----|-----|---|---|---|
| RE | S  | VAL* | PUL* | IN | ГС |   | 1 |  | RES | ULT | 1 | 1 |   |
| rw | 'n | rocr | rh   | r  | n  |   |   |  | r   | h   |   |   |   |

| Field | Bits  | Туре | Description                                                                                                                                                                                                          |
|-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES   | 15:14 | rwh  | <b>Reserved for future use</b><br>$00_B$ , not defined (default)                                                                                                                                                     |
| VALID | 13    | rocr | Indicating a valid result         0 <sub>B</sub> , no new result available (default)         1 <sub>B</sub> , a new result is stored in the register, cleared automatically after readout of the EXT_TEMP_0 register |



| Field    | Bits  | Туре | Description                                                                                                                                                                                                                                              |
|----------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PULLDOWN | 12    | rh   | Indicating pull-down switch state                                                                                                                                                                                                                        |
|          |       |      | 0 <sub>B</sub> , normal measurement done (default)                                                                                                                                                                                                       |
|          |       |      | 1 <sub>B</sub> , pull-down for Mux-test was active during conversion                                                                                                                                                                                     |
| INTC     | 11:10 | rh   | Indicates which current source was usednumber of current source that was active for latest measurement $00_B$ , source $I_{TMP0_0}$ used (default) $01_B$ , source $I_{TMP0_1}$ used $10_B$ , source $I_{TMP0_2}$ used $11_B$ , source $I_{TMP0_3}$ used |
| RESULT   | 9:0   | rh   | Result of ext. temp 0 measurement<br>SD-ADC result of resistance or voltage measurement.<br>000 <sub>H</sub> , (default)                                                                                                                                 |

## EXT\_TEMP\_1

| EXT_T | EMP_1  |    |    |    |    |   | Offset          | Reset Value       |  |  |  |
|-------|--------|----|----|----|----|---|-----------------|-------------------|--|--|--|
| Temp  | result | 1  |    |    |    |   | 2A <sub>H</sub> | 0000 <sub>H</sub> |  |  |  |
| 15    | 14     | 13 | 12 | 11 | 10 | 9 |                 | 0                 |  |  |  |

| 15 | 14 | 13   | 12   |                 | 10 | 9      |  |  |  |   |   |   |  | 0 |
|----|----|------|------|-----------------|----|--------|--|--|--|---|---|---|--|---|
| RE | ES | VAL* | PUL* | IN <sup>.</sup> | тс | RESULT |  |  |  |   |   | 1 |  |   |
| rw | /h | rocr | rh   | r               | h  |        |  |  |  | r | h |   |  |   |

| Field    | Bits  | Туре | Description                                                                                                                                                                                                                                                       |
|----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES      | 15:14 | rwh  | Reserved for future use $00_B$ , not defined (default)                                                                                                                                                                                                            |
| VALID    | 13    | rocr | Indicating a valid result         0 <sub>B</sub> , no new result available         1 <sub>B</sub> , a new result is stored in the register, cleared automatically after readout of the EXT_TEMP_1 register                                                        |
| PULLDOWN | 12    | rh   | Indicating pull-down switch state0B, normal measurement done1B, pull-down for Mux-test was active during conversion                                                                                                                                               |
| INTC     | 11:10 | rh   | Indicates which current source was used         Number of current source that was active for latest measurement $00_B$ , source $I_{TMP1_0}$ used (default) $01_B$ , source $I_{TMP1_1}$ used $10_B$ , source $I_{TMP1_2}$ used $11_B$ , source $I_{TMP1_3}$ used |
| RESULT   | 9:0   | rh   | <b>Result of ext. temp 1 measurement</b><br>SD-ADC result of resistance or voltage measurement.<br>000 <sub>H</sub> , default                                                                                                                                     |

### Registers

EXT\_TEMP\_2

| EXT_T<br>Temp | EMP_2<br>result | 2    |           |    |      |                                                                           | Offset<br>2B <sub>H</sub> | :          |        |  | Reset Value<br>0000 <sub>H</sub> |  |
|---------------|-----------------|------|-----------|----|------|---------------------------------------------------------------------------|---------------------------|------------|--------|--|----------------------------------|--|
| 15            | 14              | 13   | 12        | 11 | 10   | 9                                                                         |                           |            |        |  | 0                                |  |
| RES           |                 | VAL* | PUL* INTC |    | ітс  |                                                                           | 1                         | 1          | RESULT |  |                                  |  |
| rv            | vh              | rocr | rh        |    | rh   |                                                                           |                           |            |        |  |                                  |  |
| Field         |                 |      | Bits      |    | Туре | Descr                                                                     | iption                    |            |        |  |                                  |  |
| RES           |                 |      | 15:14     |    | rwh  | <b>Reserved for future use</b><br>00 <sub>B</sub> , not defined (default) |                           |            |        |  |                                  |  |
|               |                 |      | 10        |    | rocr | Indica                                                                    | tingau                    | alid recul | •      |  |                                  |  |

| VALID    | 13    | rocr | Indicating a valid result         0 <sub>B</sub> , no new result available         1 <sub>B</sub> , a new result is stored in the register, cleared automatically after readout of the EXT_TEMP_2 register                                               |
|----------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PULLDOWN | 12    | rh   | Indicating pull-down switch state0B, normal measurement done1B, pull-down for Mux-test was active during conversion                                                                                                                                      |
| INTC     | 11:10 | rh   | Indicates which current source was usedNumber of current source that was active for latest measurement $00_B$ , source $I_{TMP0_0}$ used (default) $01_B$ , source $I_{TMP0_1}$ used $10_B$ , source $I_{TMP0_1}$ used $11_B$ , source $I_{TMP0_3}$ used |
| RESULT   | 9:0   | rh   | <b>Result of ext. temp 2 measurement</b><br>SD-ADC result of resistance or voltage measurement.<br>000 <sub>H</sub> , default                                                                                                                            |

### EXT\_TEMP\_3

| EXT_TEMP_3<br>Temp result 3 |    |    |      |      |    |    | Of<br>2 | fset<br>C <sub>H</sub> |   |   |     |     |   | Re | set V<br>0 | alue<br>000 <sub>н</sub> |   |
|-----------------------------|----|----|------|------|----|----|---------|------------------------|---|---|-----|-----|---|----|------------|--------------------------|---|
|                             | 15 | 14 | 13   | 12   | 11 | 10 | 9       |                        |   |   |     |     |   |    |            |                          | 0 |
|                             | RE | S  | VAL* | PUL* | IN | тс |         | 1                      | 1 | 1 | RES | ULT | 1 | 1  | 1          | I                        |   |
|                             | rw | νh | rocr | rh   | r  | 'n |         |                        |   |   | r   | h   |   |    |            |                          |   |

| Field | Bits  | Туре | Description                             |
|-------|-------|------|-----------------------------------------|
| RES   | 15:14 | rwh  | Reserved for future use                 |
|       |       |      | 00 <sub>B</sub> , not defined (default) |



| Field    | Bits  | Туре | Description                                                                                                                                                                                                                                              |
|----------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VALID    | 13    | rocr | Indicating a valid result         0 <sub>B</sub> , no new result available         1 <sub>B</sub> , a new result is stored in the register, cleared automatically after readout of the EXT_TEMP_3 register                                               |
| PULLDOWN | 12    | rh   | Indicating pull-down switch state0B, normal measurement done1B, pull-down for Mux-test was active during conversion                                                                                                                                      |
| INTC     | 11:10 | rh   | Indicates which current source was usedNumber of current source that was active for latest measurement $00_B$ , source $I_{TMP1_0}$ used (default) $01_B$ , source $I_{TMP1_1}$ used $10_B$ , source $I_{TMP1_2}$ used $11_B$ , source $I_{TMP1_3}$ used |
| RESULT   | 9:0   | rh   | Result of ext. temp 3 measurement<br>SD-ADC result of resistance or voltage measurement.<br>000 <sub>H</sub> , default                                                                                                                                   |

## EXT\_TEMP\_4

| EXT_TEMP_4<br>Temp result 4 |    |      |      |        |    |   | Offset<br>2D <sub>H</sub> |            | Reset | Value<br>0000 <sub>4</sub> |   |
|-----------------------------|----|------|------|--------|----|---|---------------------------|------------|-------|----------------------------|---|
| 15                          | 14 | 13   | 12   | 11     | 10 | 9 |                           |            |       |                            | 0 |
| RE                          | S  | VAL* | PUL* | IN     | тс |   |                           | <br>RESULT |       | 1                          |   |
| rwh rocr rh rh              |    |      |      | <br>rh |    |   |                           |            |       |                            |   |

| Field    | Bits  | Туре | Description                                                                                                                                                                                                                                              |
|----------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES      | 15:14 | rwh  | <b>Reserved for future use</b><br>00 <sub>B</sub> , not defined (default)                                                                                                                                                                                |
| VALID    | 13    | rocr | Indicating a valid result         0 <sub>B</sub> , no new result available         1 <sub>B</sub> , a new result is stored in the register, cleared automatically after readout of the EXT_TEMP_4 register                                               |
| PULLDOWN | 12    | rh   | Indicating pull-down switch state0B, normal measurement done1B, pull-down for Mux-test was active during conversion                                                                                                                                      |
| INTC     | 11:10 | rh   | Indicates which current source was usedNumber of current source that was active for latest measurement $00_B$ , source $I_{TMPn_0}$ used (default) $01_B$ , source $I_{TMPn_0}$ used $10_B$ , source $I_{TMPn_0}$ used $11_B$ , source $I_{TMPn_0}$ used |



| Field  | Bits | Туре | Description                                         |
|--------|------|------|-----------------------------------------------------|
| RESULT | 9:0  | rh   | Result of ext. temp 4 measurement                   |
|        |      |      | SD-ADC result of resistance or voltage measurement. |
|        |      |      | 000 <sub>H</sub> , default                          |

#### EXT\_TEMP\_R\_DIAG

| EXT_TEMP_R_DIAG        | Offset          | Reset Value       |
|------------------------|-----------------|-------------------|
| Temp result R Diagnose | 2F <sub>H</sub> | 0000 <sub>H</sub> |

| 15 | 14 | 13   | 12  | 11 | 10 | 9 |   |   |   |     |    |   |   |   | 0 |
|----|----|------|-----|----|----|---|---|---|---|-----|----|---|---|---|---|
| RE | S  | VAL* | RES | IN | тс |   | 1 | 1 | 1 | RES |    | 1 | 1 | 1 | 1 |
| rw | /h | rocr | rwh | r  | 'n |   |   |   |   | r   | 'n |   |   |   |   |

| Field  | Bits  | Туре | Description                                                                                                                                                                                                                                              |
|--------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES    | 15:14 | rwh  | <b>Reserved for future use</b><br>00 <sub>B</sub> , not defined (default)                                                                                                                                                                                |
| VALID  | 13    | rocr | Indicating a valid result         0B       , no new result available         1B       , a new result is stored in the register, cleared automatically after readout of the EXT_TEMP_R_DIAG register                                                      |
| RES    | 12    | rwh  | <b>Reserved for future use</b><br>0 <sub>B</sub> , not defined (default)                                                                                                                                                                                 |
| INTC   | 11:10 | rh   | Indicates which current source was usedNumber of current source that was active for latest measurement $00_B$ , source $I_{TMP0_0}$ used (default) $01_B$ , source $I_{TMP0_1}$ used $10_B$ , source $I_{TMP0_2}$ used $11_B$ , source $I_{TMP0_3}$ used |
| RESULT | 9:0   | rh   | Result of diagnosis resistor measurement<br>SD-ADC result<br>000 <sub>H</sub> , default                                                                                                                                                                  |

## INT\_TEMP

| INT_TE  | MP    |       |    |     |                 |   | Off | set |  |     |     |   | Reset | Value             |
|---------|-------|-------|----|-----|-----------------|---|-----|-----|--|-----|-----|---|-------|-------------------|
| Chip te | emper | ature |    |     | 30 <sub>H</sub> |   |     |     |  |     |     |   |       | 0000 <sub>H</sub> |
| 15      | 14    | 13    | 12 |     | 10              | 9 |     |     |  |     |     |   |       | 0                 |
| RE      | S     | VAL*  |    | RES |                 |   | 1   |     |  | RES | ULT | 1 |       |                   |
| rw      | /h    | rocr  |    | rwh |                 |   |     |     |  | r   | h   |   |       |                   |



| Field  | Bits  | Туре | Description                                                                                                                                                               |
|--------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES    | 15:14 | rwh  | Reserved for future use<br>00 <sub>B</sub> , not defined (default)                                                                                                        |
| VALID  | 13    | rocr | Indicating a valid result0B, no new result available (default)1B, a new result is stored in the register, cleared automatically<br>after readout of the INT_TEMP register |
| RES    | 12:10 | rwh  | <b>Reserved for future use</b><br>000 <sub>B</sub> , not defined (default)                                                                                                |
| RESULT | 9:0   | rh   | <b>Result of internal temperature measurement</b><br>SD-ADC result of internal temperature measurement.<br>$000_{\rm H}$ , default                                        |

### MULTI\_READ

| MULTI_READ        | Offset          | Reset Value       |  |  |
|-------------------|-----------------|-------------------|--|--|
| Multiread command | 31 <sub>H</sub> | 0000 <sub>H</sub> |  |  |
|                   |                 |                   |  |  |

| 15 |   |   |   |   |   |           |   |   |   |   | 0 |
|----|---|---|---|---|---|-----------|---|---|---|---|---|
|    | 1 | 1 | I | 1 | 1 |           | 1 | 1 | 1 | 1 | 1 |
|    |   |   |   |   |   | UNDEFINED |   |   |   |   |   |
|    |   |   |   |   |   |           |   |   |   | _ |   |
|    |   |   |   |   |   | rb.       |   |   |   |   |   |

| Field     | Bits | Туре | Description                                                         |
|-----------|------|------|---------------------------------------------------------------------|
| UNDEFINED | 15:0 | rh   | Used in combination with MULTI_READ_CFG                             |
|           |      |      | Reading this register by the host starts the multiple register read |
|           |      |      | routine which got define in the MULTI_READ_CFG register             |
|           |      |      | 0000 <sub>H</sub> , not defined (default)                           |

### MULTI\_READ\_CFG

| MULTI_ | READ_CFG         |    |      | Off  | Reset Value |       |            |      |   |     |     |                   |
|--------|------------------|----|------|------|-------------|-------|------------|------|---|-----|-----|-------------------|
| Mutthe | au configuration |    | JZH  |      |             |       |            |      |   |     |     | 0000 <sub>H</sub> |
| 15     |                  | 10 | 9    | 8    | 7           |       | 5          | 4    | 3 |     |     | 0                 |
|        | RES              |    | INT* | EXT* | EX          | Т_ТЕМ | <b>_</b> * | BVM* |   | СЛМ | SEL |                   |
|        | rwh              |    | rw   | rw   |             | rw    |            | rw   |   | n   | N   |                   |

| Field | Bits  | Туре | Description                         |
|-------|-------|------|-------------------------------------|
| RES   | 15:10 | rwh  | Reserved for future use             |
|       |       |      | $u_{\rm H}$ , not defined (default) |



#### Registers

| Field          | Bits | Туре | Description                                                                                                                                                                                                                                     |
|----------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INT_TEMP_SEL   | 9    | rw   | Selects if INT_TEMP result is part of the multiread<br>0 <sub>B</sub> , no INT_TEMP result (default)<br>1 <sub>B</sub> , result of INT_TEMP                                                                                                     |
| EXT_TEMP_R_SEL | 8    | rw   | Selects if R_DIAG result is part of the multiread0B, no R_DIAG result (default)1B, result of R_DIAG                                                                                                                                             |
| EXT_TEMP_SEL   | 7:5  | rw   | $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                           |
| BVM_SEL        | 4    | rw   | Selects if BVM result is part of the multiread0, no BVM result (default)1, result of BVM                                                                                                                                                        |
| CVM_SEL        | 3:0  | rw   | Selects which CVM results are part of the multiread $0_B$ , no CVM result (default) $1_B$ , only result of Cell 11 $10_B$ , results of Cell 11- 10 $11_B$ , results of Cell 11- 9 $1100_B$ , results of cell 11- 0 $11011111_B$ , no CVM result |

#### BAL\_DIAG\_OC

| BAL_DIAG_OC                        |     |    |      |      |      | Of | fset           |   |        |   | Reset Valı |      |      |                   |
|------------------------------------|-----|----|------|------|------|----|----------------|---|--------|---|------------|------|------|-------------------|
| Passive bal. diagnosis OVERCURRENT |     |    |      |      |      | 3  | 3 <sub>H</sub> |   |        |   |            |      |      | 0000 <sub>H</sub> |
| 15                                 |     | 12 | 11   | 10   | 9    | 8  | 7              | 6 | 5      | 4 | 3          | 2    | 1    | 0                 |
|                                    | RES |    | oc * | oc * | 00 9 |    | OC 7           |   | 6 OC 5 |   | 4 00       | 3 00 | 2 00 | 1 0C 0            |

 RES
 OC\_\*
 OC\_9
 OC\_8
 OC\_7
 OC\_6
 OC\_3
 OC\_2
 OC\_1
 OC\_0

 rwh
 rocw
 rocw

| Field | Bits  | Туре | Description                                                                                                                             |
|-------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------|
| RES   | 15:12 | rwh  | <b>Reserved for future use</b><br>0000 <sub>B</sub> , not defined (default)                                                             |
| 0C_11 | 11    | rocw | <b>Balancing overcurrent in cell 11</b><br>Can also be cleared on write '0' to connected GEN_DIAG register<br>bit                       |
|       |       |      | <ul> <li>0<sub>B</sub> , no balancing overcurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|       |       |      | <ul> <li>1<sub>B</sub> , balancing overcurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |



| Field        | Bits | Туре | Description                                                                                                                             |
|--------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------|
| OC_10        | 10   | rocw | Balancing overcurrent in cell 10                                                                                                        |
|              |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                     |
|              |      |      | <ul> <li>0<sub>B</sub> , no balancing overcurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|              |      |      | <ul> <li>1<sub>B</sub> , balancing overcurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |
| OC_9         | 9    | rocw | Balancing overcurrent in cell 9                                                                                                         |
|              |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                     |
|              |      |      | <ul> <li>0<sub>B</sub> , no balancing overcurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|              |      |      | <ul> <li>1<sub>B</sub> , balancing overcurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |
| OC_8         | 8    | rocw | Balancing overcurrent in cell 8                                                                                                         |
| OC_8<br>OC_7 |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                     |
|              |      |      | <ul> <li>0<sub>B</sub> , no balancing overcurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|              |      |      | 1 <sub>B</sub> , balancing overcurrent detected in respective cell.                                                                     |
|              |      |      | Balancing is deactivated for this cell.                                                                                                 |
| OC_7         | 7    | rocw | Balancing overcurrent in cell 7                                                                                                         |
|              |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                     |
|              |      |      | <ul> <li>0<sub>B</sub> , no balancing overcurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|              |      |      | <ul> <li>1<sub>B</sub> , balancing overcurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |
| OC_6         | 6    | rocw | Balancing overcurrent in cell 6                                                                                                         |
|              |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                     |
|              |      |      | 0 <sub>B</sub> , no balancing overcurrent detected in respective cell<br>(default)                                                      |
|              |      |      | <ul> <li>1<sub>B</sub> , balancing overcurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |
| OC_5         | 5    | rocw | Balancing overcurrent in cell 5                                                                                                         |
|              |      |      | Can also be cleared on write '0' to connected GEN_DIAG register                                                                         |
|              |      |      | bit                                                                                                                                     |
|              |      |      | <ul> <li>0<sub>B</sub> , no balancing overcurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|              |      |      | <ul> <li>1<sub>B</sub> , balancing overcurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |



| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                     |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OC_4  | 4    | rocw | Balancing overcurrent in cell 4         Can also be cleared on write '0' to connected GEN_DIAG register         bit         0 <sub>B</sub> , no balancing overcurrent detected in respective cell         (default)         1 <sub>B</sub> , balancing overcurrent detected in respective cell.         Balancing is deactivated for this cell. |
| OC_3  | 3    | rocw | Balancing overcurrent in cell 3         Can also be cleared on write '0' to connected GEN_DIAG register         bit         0 <sub>B</sub> , no balancing overcurrent detected in respective cell         (default)         1 <sub>B</sub> , balancing overcurrent detected in respective cell.         Balancing is deactivated for this cell. |
| OC_2  | 2    | rocw | Balancing overcurrent in cell 2         Can also be cleared on write '0' to connected GEN_DIAG register         bit         O <sub>B</sub> , no balancing overcurrent detected in respective cell         (default)         1 <sub>B</sub> , balancing overcurrent detected in respective cell.         Balancing is deactivated for this cell. |
| OC_1  | 1    | rocw | Balancing overcurrent in cell 1         Can also be cleared on write '0' to connected GEN_DIAG register bit         0 <sub>B</sub> , no balancing overcurrent detected in respective cell (default)         1 <sub>B</sub> , balancing overcurrent detected in respective cell. Balancing is deactivated for this cell.                         |
| OC_0  | 0    | rocw | Balancing overcurrent in cell 0         Can also be cleared on write '0' to connected GEN_DIAG register         bit         O <sub>B</sub> , no balancing overcurrent detected in respective cell         (default)         1 <sub>B</sub> , balancing overcurrent detected in respective cell.         Balancing is deactivated for this cell. |

## BAL\_DIAG\_UC

| BAL_D  | IAG_UC        |        |       |      | Offset |      |                |      |      | Reset Value |      |      |      |                   |
|--------|---------------|--------|-------|------|--------|------|----------------|------|------|-------------|------|------|------|-------------------|
| Passiv | e bal. diagno | sis UN | DERCU | RREN | Г      | 34   | 4 <sub>H</sub> |      |      |             |      |      |      | 0000 <sub>H</sub> |
|        |               |        |       |      |        |      |                |      |      |             |      |      |      |                   |
| 15     |               | 12     | 11    | 10   | 9      | 8    | 7              | 6    | 5    | 4           | 3    | 2    | 1    | 0                 |
|        | RES           | 1      | UC_*  | UC_* | UC_9   | UC_8 | UC_7           | UC_6 | UC_5 | UC_4        | UC_3 | UC_2 | UC_1 | UC_0              |
|        | rwh           |        | rocw  | rocw | rocw   | rocw | rocw           | rocw | rocw | rocw        | rocw | rocw | rocw | rocw              |



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                         |
|-------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES   | 15:12 | rwh  | <b>Reserved for future use</b><br>0000 <sub>B</sub> , not defined (default)                                                                                                                                                                                                                                                                         |
| UC_11 | 11    | rocw | Balancing undercurrent in cell 11         Can also be cleared on write '0' to connected GEN_DIAG register         bit         0 <sub>B</sub> , no balancing undercurrent detected in respective cell         (default)         1 <sub>B</sub> , balancing undercurrent detected in respective cell.         Balancing is deactivated for this cell. |
| UC_10 | 10    | rocw | Balancing undercurrent in cell 10         Can also be cleared on write '0' to connected GEN_DIAG register         bit         0 <sub>B</sub> , no balancing undercurrent detected in respective cell         (default)         1 <sub>B</sub> , balancing undercurrent detected in respective cell.         Balancing is deactivated for this cell. |
| UC_9  | 9     | rocw | Balancing undercurrent in cell 9         Can also be cleared on write '0' to connected GEN_DIAG register         bit         O <sub>B</sub> , no balancing undercurrent detected in respective cell (default)         1 <sub>B</sub> , balancing undercurrent detected in respective cell. Balancing is deactivated for this cell.                  |
| UC_8  | 8     | rocw | Balancing undercurrent in cell 8         Can also be cleared on write '0' to connected GEN_DIAG register         bit         0 <sub>B</sub> , no balancing undercurrent detected in respective cell<br>(default)         1 <sub>B</sub> , balancing undercurrent detected in respective cell.<br>Balancing is deactivated for this cell.            |
| UC_7  | 7     | rocw | Balancing undercurrent in cell 7         Can also be cleared on write '0' to connected GEN_DIAG register         bit         0 <sub>B</sub> , no balancing undercurrent detected in respective cell         (default)         1 <sub>B</sub> , balancing undercurrent detected in respective cell.         Balancing is deactivated for this cell.  |
| UC_6  | 6     | rocw | Balancing undercurrent in cell 6         Can also be cleared on write '0' to connected GEN_DIAG register         bit         0 <sub>B</sub> , no balancing undercurrent detected in respective cell         (default)         1 <sub>B</sub> , balancing undercurrent detected in respective cell.         Balancing is deactivated for this cell.  |



| Field | Bits | Туре | Description                                                                                                                              |
|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------|
| UC_5  | 5    | rocw | Balancing undercurrent in cell 5                                                                                                         |
|       |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                      |
|       |      |      | <ul> <li>0<sub>B</sub> , no balancing undercurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|       |      |      | <ul> <li>1<sub>B</sub> , balancing undercurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |
| UC_4  | 4    | rocw | Balancing undercurrent in cell 4                                                                                                         |
|       |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                      |
|       |      |      | <ul> <li>0<sub>B</sub> , no balancing undercurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|       |      |      | <ul> <li>1<sub>B</sub> , balancing undercurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |
| UC_3  | 3    | rocw | Balancing undercurrent in cell 3                                                                                                         |
|       |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                      |
|       |      |      | <ul> <li>0<sub>B</sub> , no balancing undercurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|       |      |      | <ul> <li>1<sub>B</sub> , balancing undercurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |
| UC_2  | 2    | rocw | Balancing undercurrent in cell 2                                                                                                         |
|       |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                      |
|       |      |      | <ul> <li>0<sub>B</sub> , no balancing undercurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|       |      |      | <ul> <li>1<sub>B</sub> , balancing undercurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |
| UC_1  | 1    | rocw | Balancing undercurrent in cell 1                                                                                                         |
|       |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                      |
|       |      |      | <ul> <li>0<sub>B</sub> , no balancing undercurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|       |      |      | <ul> <li>1<sub>B</sub> , balancing undercurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |
| UC_0  | 0    | rocw | Balancing undercurrent in cell 0                                                                                                         |
|       |      |      | Can also be cleared on write '0' to connected GEN_DIAG register bit                                                                      |
|       |      |      | <ul> <li>0<sub>B</sub> , no balancing undercurrent detected in respective cell<br/>(default)</li> </ul>                                  |
|       |      |      | <ul> <li>1<sub>B</sub> , balancing undercurrent detected in respective cell.</li> <li>Balancing is deactivated for this cell.</li> </ul> |

### CONFIG

Registers



| CONFI  | G       |    |                 |     |      | Reset Value |     |   |   |         |   |  |  |  |
|--------|---------|----|-----------------|-----|------|-------------|-----|---|---|---------|---|--|--|--|
| Config | uration |    | 36 <sub>H</sub> |     |      |             |     |   |   |         |   |  |  |  |
| 15     |         | 12 | 11              | 10  | 9    | 8           |     | 6 | 5 |         | 0 |  |  |  |
|        | RES     | 1  | FN              | RES | EN_* |             | RES |   |   | NODE_ID |   |  |  |  |
|        | rwh     |    | rwo             | rwh | rwo  |             | rwh |   |   | rwo     |   |  |  |  |

| Field      | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES        | 15:12 | rwh  | <b>Reserved for future use</b><br>0000 <sub>B</sub> , not defined (default)                                                                                                                                                                                                                                                                                                                                      |
| FN         | 11    | rwo  | $\label{eq:FinalNode} \begin{array}{l} \textbf{Final Node} \\ The final node in stack must have this bit set. If the final node does not have FN set, no reply frame on broadcast will be sent -> iso UART time-out. \\ \textbf{O}_B \qquad , not the final node (default) \\ \textbf{1}_B \qquad , final node \end{array}$                                                                                      |
| RES        | 10    | rwh  | Reserved for future use<br>0 <sub>B</sub> , not defined (default)                                                                                                                                                                                                                                                                                                                                                |
| EN_ALL_ADC | 9     | rwo  | $\begin{array}{c} \textbf{Enable all ADCs} \\ \text{If this bit is set CVM is done for each channel independent of} \\ \text{PART_CONFIG setup. But the results are only available for the} \\ \text{cells activated in PART_CONFIG} \\ \text{O}_{\text{B}}  , \text{only ADCs enabled which are defined in PART_CONFIG as} \\ \text{active cell} \\ \text{1}_{\text{B}}  , \text{all ADCs enabled} \end{array}$ |
| RES        | 8:6   | rwh  | <b>Reserved for future use</b><br>000 <sub>B</sub> , not defined (default)                                                                                                                                                                                                                                                                                                                                       |
| NODE_ID    | 5:0   | rwo  | Address (ID) of the node, distributed during enumeration<br>NODE_ID = 0> iso UART signals are not forwarded<br>NODE_ID = 63> reserved for broadcast commands<br>000000 <sub>B</sub> , (default)                                                                                                                                                                                                                  |

### **GPIO**

| GPIO<br>General purpose input / output |     |      |      |      |      |      | Ofi<br>3 | fset<br>7 <sub>H</sub> |      |      | Reset Va<br>00 |      |      |      |      |
|----------------------------------------|-----|------|------|------|------|------|----------|------------------------|------|------|----------------|------|------|------|------|
| 15                                     | 14  | 13   | 12   | 11   | 10   | 9    | 8        | 7                      | 6    | 5    | 4              | 3    | 2    | 1    | 0    |
| VIO*                                   | RES | DIR* | OUT* | PWM* | IN_* | DIR* | OUT*     | PWM*                   | IN_* | DIR* | OUT*           | IN_* | DIR* | OUT* | IN_* |
| rocw                                   | rwh | rw   | rw   | rw   | rh   | rw   | rw       | rw                     | rh   | rw   | rw             | rh   | rw   | rw   | rh   |


### Registers

| Field     | Bits | Туре | Description                                                                                                                                                                                                                                  |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIO_UV    | 15   | rocw | VIO undervoltage error (supplied in sleep)0B, no VIO undervoltage error (default)1B, VIO undervoltage error occurred                                                                                                                         |
| RES       | 14   | rwh  | Reserved for future use<br>0 <sub>B</sub> , not defined (default)                                                                                                                                                                            |
| DIR_PWM0  | 13   | rw   | PWM 0 direction     0 <sub>B</sub> , input (output stage = HiZ) (default)     1 <sub>B</sub> , output (output stage enabled)                                                                                                                 |
| OUT_PWM0  | 12   | rw   | PWM 0 output setting   0 <sub>B</sub> , drive L (default)   1 <sub>B</sub> , drive H                                                                                                                                                         |
| PWM_PWM0  | 11   | rw   | PWM 0 enable PWM function     0 <sub>B</sub> , no PWM function (default)     1 <sub>B</sub> , if DIR_PWM0 = 1, then PWM output regarding PWM_GPIO     register and OUT_PWM0 is ignored. If DIR_PWM0 = 0, GPIO input     and no PWM function. |
| IN_PWM0   | 10   | rh   | PWM 0 input state     0 <sub>B</sub> , pin reads L (default)     1 <sub>B</sub> , pin reads H     Also active for DIR_PWM0 = 1 (reading back driven value)                                                                                   |
| DIR_PWM1  | 9    | rw   | PWM 1 direction0B, input (output stage = HiZ) (default)1B, output (output stage enabled)                                                                                                                                                     |
| OUT_PWM1  | 8    | rw   | PWM 1 output setting     0 <sub>B</sub> , drive L (default)     1 <sub>B</sub> , drive H                                                                                                                                                     |
| PWM_PWM1  | 7    | rw   | PWM 1 enable PWM function     0 <sub>B</sub> , no PWM function (default)     1 <sub>B</sub> , if DIR_PWM1 = 1, then PWM output regarding PWM_GPIO     register and OUT_PWM1 is ignored. If DIR_PWM1 = 0, GPIO input     and no PWM function. |
| IN_PWM1   | 6    | rh   | PWM 1 input state     0 <sub>B</sub> , pin reads L (default)     1 <sub>B</sub> , pin reads H     Also active for DIR_PWM1 = 1 (reading back driven value)                                                                                   |
| DIR_GPIO1 | 5    | rw   | GPIO 1 direction (ignored if communication over GPIO pins)<br>0 <sub>B</sub> , input (output stage = HiZ) (default)<br>1 <sub>B</sub> , output (output stage enabled)                                                                        |
| OUT_GPI01 | 4    | rw   | GPIO 1 output setting (ignored if communication over GPIO pins) $0_B$ , drive L (default) $1_B$ , drive H                                                                                                                                    |

### TLE9012AQU Datasheet



#### Registers

| Field     | Bits | Туре | Description                                                                                                                                                   |
|-----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN_GPI01  | 3    | rh   | GPIO 1 input state (ignored if communication over GPIO pins)000, pin reads L (default)1, pin reads HAlso active for DIR_GPIO1 = 1 (reading back driven value) |
| DIR_GPIO0 | 2    | rw   | GPIO 0 direction (ignored if communication over GPIO pins)000, input (output stage = HiZ) (default)1, output (output stage enabled)                           |
| OUT_GPIO0 | 1    | rw   | GPIO 0 output setting (ignored if communication over GPIO pins)   0     0   , drive L (default)     1   , drive H                                             |
| IN_GPIO0  | 0    | rh   | GPIO 0 input state (ignored if communication over GPIO pins)000, pin reads L (default)1, pin reads HAlso active for DIR_GPIO0 = 1 (reading back driven value) |

#### **GPIO\_PWM**

| GPIO_<br>PWM s | PWM<br>settings | 5  |    |            | Of<br>3 | fset<br>8 <sub>H</sub> |     |   |   | Reset Valu<br>000 |   |  |  |
|----------------|-----------------|----|----|------------|---------|------------------------|-----|---|---|-------------------|---|--|--|
| 15             |                 | 13 | 12 |            | 8       | 7                      |     | 5 | 4 |                   | 0 |  |  |
|                | RES             |    |    | PWM_PERIOD |         |                        | RES |   |   | PWM_DUTY          |   |  |  |
|                | rwh             |    |    | rw         |         |                        | rwh |   |   | rw                |   |  |  |

| Field      | Bits  | Туре | Description                                                                                      |  |  |  |  |  |
|------------|-------|------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|
| RES        | 15:13 | rwh  | <b>Reserved for future use</b><br>000 <sub>B</sub> , not defined (default)                       |  |  |  |  |  |
| PWM_PERIOD | 12:8  | rw   | PWM period time setting                                                                          |  |  |  |  |  |
|            |       |      | 2 us - 62 μs<br>00000 <sub>B</sub> , no PWM (default)<br>00001 <sub>B</sub> , 2 μs<br>00010 4 μs |  |  |  |  |  |
|            |       |      | <br>11111 <sub>B</sub> , 62 μs                                                                   |  |  |  |  |  |
| RES        | 7:5   | rwh  | <b>Reserved for future use</b><br>000 <sub>B</sub> , not defined (default)                       |  |  |  |  |  |

### TLE9012AQU Datasheet



#### Registers

| Field          | Bits | Туре                       | Description                           |
|----------------|------|----------------------------|---------------------------------------|
| PWM_DUTY_CYCLE | 4:0  | rw                         | PWM duty cycle                        |
|                |      |                            | 0 - 100%                              |
|                |      |                            | 00000 <sub>в</sub> , no PWM (default) |
|                |      |                            | 00001 <sub>B</sub> , 3.57%            |
|                |      | 00010 <sub>B</sub> , 7.14% |                                       |
|                |      |                            | •••                                   |
|                |      |                            | 11100 <sub>B</sub> , 100%             |
|                |      |                            | •••                                   |
|                |      |                            | 11111 <sub>B</sub> , 100%             |

#### ICVID

| Offset          | Reset Value               |  |  |
|-----------------|---------------------------|--|--|
| 39 <sub>H</sub> | C110 <sub>H</sub>         |  |  |
|                 |                           |  |  |
|                 | Offset<br>39 <sub>H</sub> |  |  |

| 15 | 5 8    |        |  |  |  |  |  |       |       |   | 0 |
|----|--------|--------|--|--|--|--|--|-------|-------|---|---|
|    | MANUFA | CTURER |  |  |  |  |  | VERSI | ON_ID | 1 |   |
|    | rh     |        |  |  |  |  |  | r     | h     |   |   |

| Field           | Bits | Туре | Description                     |
|-----------------|------|------|---------------------------------|
| MANUFACTURER_ID | 15:8 | rh   | Manufacturer ID                 |
|                 |      |      | Read only manufacture ID        |
|                 |      |      | 11000001 <sub>B</sub> , default |
| VERSION_ID      | 7:0  | rh   | Version ID                      |
|                 |      |      | Read only version ID            |
|                 |      |      | 00010000 <sub>в</sub> , default |

#### MAILBOX

| MAILBOX      |       |   |   |  | ( | Offset          |  | Reset Value |  |   |   |  |                   |  |
|--------------|-------|---|---|--|---|-----------------|--|-------------|--|---|---|--|-------------------|--|
| Mailbox regi | ister |   |   |  |   | 3A <sub>H</sub> |  |             |  |   |   |  | 0000 <sub>H</sub> |  |
| 15           | 15    |   |   |  |   |                 |  |             |  |   |   |  |                   |  |
|              |       | I | 1 |  |   | DATA            |  | 1           |  | 1 | 1 |  |                   |  |
|              |       |   |   |  |   | rw              |  |             |  |   |   |  |                   |  |

| Field | Bits                  | Туре | Description                   |
|-------|-----------------------|------|-------------------------------|
| DATA  | ATA 15:0 rw Data stor |      | Data storage register         |
|       |                       |      | 2 data byte data storage      |
|       |                       |      | 0000 <sub>H</sub> , (default) |

#### TLE9012AQU Datasheet

#### Registers





CUSTOMER\_ID\_0

| CUSTOMER_ID_0 |   |   |   |                 |   | Off | set |  |  |  | Reset Value |                   |   |    |  |  |
|---------------|---|---|---|-----------------|---|-----|-----|--|--|--|-------------|-------------------|---|----|--|--|
| Customer I    | D |   |   | 3B <sub>H</sub> |   |     |     |  |  |  |             | 0000 <sub>H</sub> |   |    |  |  |
| 15            |   |   |   |                 |   |     |     |  |  |  |             |                   |   | 0  |  |  |
|               | 1 | 1 | 1 | 1               | 1 | DA  | ТА  |  |  |  | 1           |                   | 1 |    |  |  |
| I             |   |   |   |                 |   | rł  | ו   |  |  |  |             |                   |   | ·J |  |  |

| Field | Bits | Туре | Description                             |
|-------|------|------|-----------------------------------------|
| DATA  | 15:0 | rh   | Reserved for potential unique ID part 1 |
|       |      |      | 0000 <sub>н</sub> , (default)           |

### CUSTOMER\_ID\_1

| CUSTOMER_ID_1 |   |   |  | Offset |   |                 |   |   | Reset Value |   |  |   |                   |
|---------------|---|---|--|--------|---|-----------------|---|---|-------------|---|--|---|-------------------|
| Customer II   | D |   |  |        |   | ЗС <sub>Н</sub> |   |   |             |   |  |   | 0000 <sub>H</sub> |
| 15            |   |   |  |        |   |                 |   |   |             |   |  |   | 0                 |
|               | 1 |   |  | 1      | 1 | DATA            | 1 | 1 | 1           | 1 |  | 1 |                   |
|               |   | • |  |        |   |                 |   |   | •           |   |  |   |                   |

rh

| Field | Bits | Туре | Description                             |
|-------|------|------|-----------------------------------------|
| DATA  | 15:0 | rh   | Reserved for potential unique ID part 2 |
|       |      |      | 0000 <sub>н</sub> , (default)           |

#### WDOG\_CNT

| WDOG_CNT<br>Watchdog counter |   |        |   | Offset<br>3D <sub>H</sub> |   |   |     | Reset Value<br>007F <sub>H</sub> |           |  |
|------------------------------|---|--------|---|---------------------------|---|---|-----|----------------------------------|-----------|--|
| 15                           |   |        |   |                           | 7 | 6 |     |                                  | 0         |  |
|                              |   | MAIN_C | т | 1                         | 1 |   | , v | VD_CNT                           |           |  |
|                              | I | rh     |   |                           |   |   |     | rwh                              | · · · · · |  |



## Registers

| Field    | Bits | Туре | Description                                                                                                                                                                                                                                     |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAIN_CNT | 15:7 | rh   | Main counterUsed to enable $\mu$ C to measure main oscillator frequency. LSB = $t_{count\_LSB}$ 0 0000 0000 <sub>B</sub> , (default)                                                                                                            |
| WD_CNT   | 6:0  | rwh  | Watchdog counter (LP oscillator) $0_B$ , device goes to sleep $1_B$ , $t_{WD\_LSB}$ (EXT_WD = 0) $1_B$ , $t_{WD\_EXT\_LSB}$ (EXT_WD = 1)111 1111_B, $t_{WD\_LSB}$ * 127 (EXT_WD = 0) (default)111 1111_B, $t_{WD\_EXT\_LSB}$ * 127 (EXT_WD = 1) |



Application information

## 13 Application information

Note: The following information is given as an example for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. The function of the circuit must be verified in the real application. Please ask for the Application Note regarding Application Information for more details.



Figure 43 Application circuitry example

Note: Hot-plug and EMC robustness is dependent on used PCB components and PCB routing.

Package outlines



## 14 Package outlines



### Figure 44 Package outlines and footprint PG-TQFP-48

#### Green product (RoHS-compliant)

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.



**Revision history** 

# **15** Revision history

| Revision                                                                                                                                                    | Date       | Changes                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.12020-06-09Editorial changesTable 2 Cell sense input voltages rel. Un: n<br>Table 8 Minor parameter adjustmentTable 11 Sink current for open load diagnee |            | Editorial changes<br><b>Table 2</b> Cell sense input voltages rel. Un: max. limit increased<br><b>Table 8</b> Minor parameter adjustment<br><b>Table 11</b> Sink current for open load diagnosis: max. limit decreased |
| 1.0                                                                                                                                                         | 2019-12-13 | Initial Datasheet                                                                                                                                                                                                      |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2020-06-09 Published by Infineon Technologies AG 81726 Munich, Germany

© 2020 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

**Document reference** 

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.